# Analog Engineer's Circuit Cookbook: Data Converters ### **Second Edition** SLYY138 - 03/2019 #### Special thanks for technical contribution: Manuel Chavez Luis Chioye Kevin Duke Aaron Estrada Paul Frost Abhijeet Godbole Reed Kaczmarek Art Kay Dale Li Peggy Liska Bryan McKay Garrett Satterfield Uttama Kumar Satu Evan Sawyer Alex Smith Cynthia Sosa Collin Wells ### Analog Engineer's Circuit Cookbook: Data Converters (Second Edition) #### Message from the editors: The Analog Engineer's Circuit Cookbook: Data Converters provides analog-to-digital converter (ADC) and digital-to-analog converter (DAC) sub-circuit ideas that can be quickly adapted to meet your specific system needs. Each circuit is presented as a "definition-by-example." They include step-by-step instructions, like a recipe, with formulas enabling you to adapt the circuit to meet your design goals. Additionally, all circuits are verified with SPICE simulations and include links to the corresponding TINA-TI™ SPICE circuits. We've provided at least one recommended data converter for each circuit, but you can swap it with another device if you've found one that's a better fit for your design. You can search our large portfolio of data converters at <a href="https://www.ti.com/DC">www.ti.com/DC</a>. Our circuits require a basic understanding of amplifier and data converter concepts. If you're new to data converter design, we highly recommend completing our TI Precision Labs (TIPL) training series. TIPL includes courses on introductory topics, such as device architecture, as well as advanced, application-specific problem-solving, using both theory and practical knowledge. Check out our curriculum for Amplifiers, Data Converters and more at: www.ti.com/precisionlabs. We plan to update this e-book with new ADC and DAC circuit building blocks and encourage you to see if your version is the latest at <a href="https://www.ti.com/circuitcookbooks">www.ti.com/circuitcookbooks</a>. If you have feedback on any of our existing circuits or would like to request additional data converter circuits for the next edition of this e-book, please contact us at <a href="mailto:adccookbook@list.ti.com">adccookbook@list.ti.com</a>. We hope you find our collection of data converter circuits helpful in developing your designs! #### Additional resources to explore #### TI Precision Labs #### ti.com/precisionlabs - On-demand courses and tutorials ranging from introductory to advanced concepts that focus on application-specific problem solving - Hands-on labs and evaluation modules (EVM) available - TIPL Op Amps experimentation platform, ti.com/TIPL-amp-evm - TIPL SAR ADC experimentation platform, ti.com/TIPL-adc-evm #### Analog Engineer's Pocket Reference #### ti.com/analogrefguide - PCB, analog and mixed-signal design formulae; includes conversions, tables and equations - e-book, iTunes and Android apps and hardcopy available #### The Signal e-book #### ti.com/signalbook Short, bite-sized lessons on on op-amp design topics, such as offset voltage, input bias current, stability, noise and more #### Analog Wire Blog #### ti.com/analogwire Technical blogs written by analog experts that include tips, tricks and design techniques #### TI Designs #### ti.com/tidesigns Ready-to-use reference designs with theory, calculations, simulations schematics, PCB files and bench test results #### Data Converter Parametric Quick Search - Find your next precision or high-speed ADC, ti.com/ADC-search - Find your next precision or high-speed DAC, ti.com/DAC-search #### DIY Amplifier Circuit Evaluation Module (DIYAMP-EVM) ti.com/DIYAMP-EVM Single-channel circuit evaluation module providing SC70, SOT23 and SOIC package options in 12 popular amplifier configurations ### Dual-Channel DIY Amplifier Circuit Evaluation Module (DUAL-DIYAMP-EVM) #### ti.com/dual-diyamp-evm • Dual-channel circuit evaluation module in an SOIC-8 package with 10 popular amplifier configurations #### TINA-TI simulation software #### ti.com/tool/tina-ti - Complete SPICE simulator for DC, AC, transient and noise analysis - Includes schematic entry and post-processor for waveform math #### Analog Engineer's Calculator #### ti.com/analogcalc ADC and amplifier design tools, noise and stability analysis, PCB and sensor tools ### TI E2E<sup>™</sup> Community ti.com/e2e • Support forums for all TI products #### Want more circuits? - Download the Analog Engineer's Circuit Cookbook for amplifiers - Browse a complete list of amplifier and data converter circuits Visit ti.com/circuitcookbooks ### **Table of Contents** | Analog-to-digital converter (ADC) | Four-wire PT100 RTD measurement circuit with low-side reference168 | |----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | Low-Power/Cost-Optimized Circuits | Two-channel, K-type thermocouple measurement circuit with internal | | Driving a SAR ADC directly without a front-end buffer circuit (low-power, low-sampling-speed DAQ)5 | temperature sensor CJC174 | | Low-power sensor measurements: 3.3-V, 1-ksps, 12-bit, single-ended, dual-supply circuit | Input Protection, Filtering and Isolation Circuits ±12-V voltage sensing circuit with an isolated amplifier and pseudo- | | | differential input SAR ADC181 | | Low-power sensor measurements: 3.3-V, 1-ksps, 12-bit, single-ended, single-supply circuit | ±12-V voltage sensing circuit with an isolated amplifier and differential input SAR ADC188 | | Level Translation Input Drive Circuits | Anti-aliasing filter circuit design for single-ended ADC input using fixed | | Circuit for driving a high-voltage SAR with an instrumentation amplifier 23 | cutoff frequency195 | | Circuit for driving high-voltage SAR ADC with a buffered instrumentation amplifier29 | Circuit showing overstress protection on ADC with integrated analog front end204 | | Circuit for driving high-voltage SAR ADCs for high-voltage, true differential | Digitally-isolated ADS8689 circuit design | | signal acquisition36 | Reducing effects of external RC filter circuit on gain and drift error for | | Circuit to increase input range on an integrated analog front end (AFE) | integrated analog front ends (AFEs): ±10 V217 | | SAR ADC45 | Commonly Used Auxiliary Circuits | | High common-mode differential input voltage to ±10-V ADC input circuit50 | Isolated power supply, low-noise circuit: 5 V, 100 mA223 | | High-current battery monitor circuit: 0–10 A, 0–10 kHz, 18 bit57 | Powering a dual-supply op-amp circuit with one LDO228 | | High-input impedance, true differential, analog front end (AFE) attenuator circuit for SAR ADCs63 | Digital-to-analog converter (DAC) | | High-voltage battery monitor circuit: ±20 V, 0-10 kHz, 18-bit fully differential71 | Audio Outputs Active-filtering circuit for audio DAC | | Single-ended to differential signal conversion using an op amp and FDA | Auxiliary circuits for high-performance audio237 | | for unipolar signals | Current-to-voltage converter circuit for audio DACs | | Single-ended-to-differential circuit using an op amp and fully-differential | Auxiliary and Biasing Circuits | | amplifier (FDA) for bipolar signals85 | Circuit for offset adjustment of input signals using precision DAC for | | Single-ended to differential using a two op-amp circuit92 | measurement equipment | | True differential, 4 × 2 MUX, analog front end, simultaneous-sampling ADC circuit100 | DAC force and sense reference drive circuit | | | Power-supply margining circuit for LDOs using a precision DAC 256 | | Low-Level Sensor Input Circuits | Power-supply margining circuit for SMPS using a precision DAC261 | | Circuit for driving a switched-capacitor SAR ADC with a buffered | Current Sources | | instrumentation amplifier109 Circuit for driving a switched-capacitor SAR ADC with an | Loop-powered 4- to 20-mA transmitter circuit | | instrumentation amplifier117 | Programmable low-side current sink circuit270 | | Circuit for driving an ADC with an instrumentation amplifier in high gain124 | Programmable, two-stage, high-side current source circuit275 | | Low-input bias-current front end SAR ADC circuit131 | | | High-side current shunt monitor circuit to 3-V single-ended ADC136 | Voltage Sources Circuit for differential output from a single-ended precision DAC 280 | | Two-wire PT100 RTD measurement circuit with low-side reference142 | | | Three-wire PT100 RTD measurement circuit with high-side reference | High-current voltage output circuit using a precision DAC | | and two IDAC current sources148 | Progammable voltage output with sense connections circuit | | Three-wire PT100 RTD measurement circuit with low-side reference and one IDAC current source | Unipolar negative voltage source from unipolar DAC circuit | | Three-wire PT100 RTD measurement circuit with low-side reference | | and two IDAC current sources ......161 ## Driving a SAR ADC directly without a front-end buffer circuit (low-power, low-sampling-speed DAQ) Abhijeet Godbole #### **Design Description** This design explains how sensor outputs can be directly interfaced with a SAR ADC input. In applications such as *Environmental Sensors*, *Gas Detectors*, and *Smoke or Fire Detectors*, the input is very slow-moving and the sensor output voltage is sampled at fairly slower speeds (10ksps or so). In such or similar systems, the sensor output can be directly interfaced with the SAR ADC input without the need for a driver amplifier to achieve a small form-factor, low-cost design. #### Interfacing Sensor Output Directly to a SAR ADC The following figure shows a typical application diagram for interfacing a sensor directly to a SAR ADC input without the use of a driver amplifier. The sensor block highlights the Thevenin equivalent of a sensor output. Voltage source, $V_{TH}$ , is the Thevenin-equivalent voltage and source resistance $R_{TH}$ is the Thevenin-equivalent impedance. Most sensor data sheets provide the Thevenin model of the sensor from which the value of the series impedance can be easily calculated. #### **Specifications** | Parameter | Calculated | Simulated | Measured | |--------------------------------------------|-----------------------|-----------|----------| | Transient ADC Input Settling Error | < 0.5LSB<br>< 100.5μV | 36.24µV | N/A | | Step Input Full Scale Range | 3.15V | 3.15V | 3.14978 | | Input Source Impedance (R <sub>TH</sub> ) | 10kΩ | 10kΩ | 10.01kΩ | | Filter Capacitor Value (C <sub>FLT</sub> ) | 680pF | 680pF | N/A | | ADC Sampling Speed | 10ksps | 10ksps | 10ksps | #### **Design Note** - 1. Determine source impedance of input signal. Calculate the RC time constant of the input source impedance and filter capacitor (known value). - 2. Determine the minimum acquisition time required for the input signal to settle for a given source impedance and the filter capacitor combination. - 3. Select COG capacitors to minimize distortion. - 4. Use 0.1% 20ppm/°C film resistors or better for good gain drift and to minimize distortion. #### **Component Selection for ADC Input Settling** SAR ADCs can be directly interfaced with sensors when the analog input source is capable of driving the switched capacitor load of a SAR ADC and settling the analog input signal to within ½ of an LSB within the acquisition time of the SAR ADC. To achieve this, the external RC filter ( $R_{TH}$ and $C_{FLT}$ ) must settle within the acquisition time ( $t_{ACQ}$ ) of the ADC. The relationship between the ADC acquisition time and RC time constant of the external filter is: $$t_{ACO} \ge k \cdot T_{FLT}$$ #### where - $U_{FLT} = R_{TH} \cdot C_{FLT}$ - k is the single pole time constant for N bit ADC The following design example values are given in the table on page 1: $$R_{TH} = 10k\Omega$$ $C_{FLT} = 680pF$ - 11 (Single pole time constant K = 11 (Single pole time constant multiplier for 14-bit ADC) – More information is found on page 96 and page 97 of the *Analog Engineer's Pocket Reference*. Minimum acquisition time required for proper settling is calculated using this equation: $$t_{ACQ} \ge 11 \cdot 10 \text{k}\Omega \cdot 680 \text{pF} = 74.80 \mu \text{s}$$ For more information on SAR ADCs and front end design for SAR ADCs, refer to *Introduction to SAR ADC Front-End Component Selection*. #### Transient Input Settling Simulation using TI-TINA The following figure shows the settling of an *ADS7056* ADC given a 3.15-V DC input signal. This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Refine the Rfilt and Cfilt Values* in the *TI Precision Labs - ADCs* training video series for detailed theory on this subject. #### Increasing Acquisition Time of SAR ADC for Input Signal Settling The acquisition time of a SAR ADC can be increased by reducing the throughput in the following ways: - 1. Reducing the SCLK frequency to reduce the throughput. - 2. Keeping the SCLK fixed at the highest permissible value and increasing the CS high time. The following table lists the acquisition time for the previous two cases for the *ADS7056* SAR ADC operating at 10ksps throughput (tcycle = 100µs). Case 2 provides a longer acquisition time for the input signal to settle because of the increased frequency of the SCLK given a fixed conversion and cycle time. | Case | SCLK | t <sub>cycle</sub> | Conversion Time (18 · t <sub>SCLK</sub> ) | Acquisition Time (t <sub>cycle</sub> – t <sub>conv</sub> ) | |------|---------|--------------------|-------------------------------------------|------------------------------------------------------------| | 1 | 0.24MHz | 100µs | 74.988µs | 25.01µs | | 2 | 60MHz | 100µs | 0.3µs | 99.70µs | The following table shows a performance comparison between an 8-, 10-, 12-, and 14-bit ADC with respect to sampling speed and effective number of bits (ENOB) when a sensor output with an output impedance of $10k\Omega$ is directly interfaced with the ADC input. As expected, the ENOB degrades with higher sampling rates because the acquisition time decreases. | Sampling<br>Speed (ksps) | ADS7040 (8-bit ADC) ENOB ( $R_{TH}$ = 10k $\Omega$ , $C_{FLT}$ = 1.5nF) | ADS7041 (10-bit ADC)<br>ENOB ( $R_{TH} = 10k\Omega$ ,<br>$C_{FLT} = 1.5nF$ ) | ADS7042 (12-bit ADC)<br>ENOB (R <sub>TH</sub> = 10k $\Omega$ ,<br>C <sub>FLT</sub> = 1.5nF) | ADS7056 (14-bit ADC)<br>ENOB (R <sub>TH</sub> = $10k\Omega$ , C <sub>FLT</sub> = $680pF$ ) | |--------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | 10 | 7.93 | 9.87 | 10 | 12.05 | | 100 | 7.92 | 9.85 | 9.97 | 10.99 | | 500 | 7.88 | 9.68 | 9.95 | 8.00 | #### Performance Achieved at Different Throughput Rates with Different Source impedance The following figure provides the ENOB achieved from the ADS7056 at different throughout with different input impedances. Note that all the results for the following graph were taken with a 100-Hz analog input signal and without an ADC driver amplifier. #### www.ti.com #### **Design Featured Devices:** | Device | Key Features | Link | Similar Devices | |---------|-------------------------------------------------------------------------------------------------------|----------------------------|-----------------| | ADS7040 | 8-bit resolution, SPI, 1-Msps sample rate, single-ended input, AVDD/Vref input range 1.6V to 3.6V. | www.ti.com/product/ADS7040 | www.ti.com/adcs | | ADS7041 | 10-bit resolution, SPI, 1Msps sample rate, single-ended input, AVDD/Vref input range 1.6V to 3.6V. | www.ti.com/product/ADS7041 | www.ti.com/adcs | | ADS7042 | 12-bit resolution, SPI, 1-Msps sample rate, single-ended input, AVDD/Vref input range 1.6V to 3.6V. | www.ti.com/product/ADS7042 | www.ti.com/adcs | | ADS7056 | 14-bit resolution, SPI, 2.5-Msps sample rate, single-ended input, AVDD/Vref input range 1.6V to 3.6V. | www.ti.com/product/ADS7056 | www.ti.com/adcs | NOTE: The ADS7042 and ADS7056 use the AVDD as the reference input. A high-PSRR LDO, such as the TPS7A47, should be used as the power supply. #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. #### Link to Key file Source files for interfacing sensor output directly with SAR ADCs - http://www.ti.com/lit/zip/sbac178. #### **Revision History** | Revision | Date | Change | |----------|------------|---------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters. Added link to circuit cookbook landing page. | SBAA251A-November 2017-Revised March 2019 ## Low-power sensor measurements: 3.3-V, 1-ksps, 12-bit, single-ended, dual-supply circuit Reed Kaczmarek | Input | ADC Input | Digital Output ADS7042 | |--------------------|-----------------------------|----------------------------------------| | $V_{inMin} = 0V$ | $AIN_P = 0V$ , $AIN_M = 0V$ | 000 <sub>H</sub> or 0 <sub>10</sub> | | $V_{inMax} = 3.3V$ | AIN_P = 3.3V, AIN_M = 0V | FFF <sub>H</sub> or 4096 <sub>10</sub> | | Power Supplies | | | | |--------------------------------------|-------|------|--| | AVDD V <sub>ee</sub> V <sub>dd</sub> | | | | | 3.3V | -0.3V | 4.5V | | #### **Design Description** This design shows an low-power amplifier being used to drive a SAR ADC that consumes only nW of power during operation. This design is intended for systems collecting sensor data and require a low-power signal chain which only burns single-digit µW of power. *PIR sensors*, *gas sensors*, and *glucose monitors* are a few examples of power-sensitive systems that benefit from this SAR ADC design. The values in the component selection section can be adjusted to allow for different data throughput rates and different bandwidth amplifiers. *Low-Power Sensor Measurements: 3.3 V, 1 ksps, 12-bit Single-Ended, Single Supply* shows a simplified version of this circuit where the negative supply is grounded. The –0.3-V negative supply in this example is used to achieve the best possible linear input signal range. See *SAR ADC Power Scaling* for a detailed description of trade-offs in low-power SAR design. Copyright © 2017, Texas Instruments Incorporated #### **Specifications** | Specification | Calculated | Simulated | Measured | |--------------------------------------|---------------------|-----------|----------| | Transient ADC Input Settling (1ksps) | < 0.5 × LSB = 402µV | 41.6µV | N/A | | AVDD Supply Current (1ksps) | 230nA | N/A | 214.8nA | | AVDD Supply Power (1ksps) | 759nW | N/A | 709nW | | VDD OPAMP Supply Current | 450nA | N/A | 431.6nA | | VDD OPAMP Supply Power | 2.025µW | N/A | 1.942µW | | AVDD + VDD System Power (1ksps) | 2.784µW | N/A | 2.651µW | #### **Design Notes** - 1. Determine the linear range of the op amp based on common mode, output swing, and linear open loop gain specification. This is covered in the component selection section. - 2. Select a COG (NPO) capacitor for Cfilt to minimize distortion. - 3. The TI Precision Labs ADCs training video series covers methods for selecting the charge bucket circuit Rfilt and Cfilt (see Introduction to SAR ADC Front-End Component Selection). These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If you modify the design you will need to select a different RC filter. #### www.ti.com #### **Component Selection** - 1. Select a low-power op amp: - Supply current < 0.5μA</li> - Gain bandwidth product > 5kHz (5 times the sampling rate) - Unity gain stable - LPV811 450-nA supply current, 8-kHz gain bandwidth product, unity gain stable - 2. Find op amp maximum and minimum output for linear operation: $$V_{ee} + 0V < V_{out} < V_{dd} - 0.9V$$ from LPV811 $V_{cm}$ specification $$V_{ee}+10mV < V_{out} < V_{dd}-10mV$$ from LPV811 Vout swing specification $V_{ee}+0.3V < V_{out} < V_{dd}-0.3V$ from LPV811 AoI linear region specification 3. Typical power calculations (at 1ksps) with expected values. See *SAR ADC Power Scaling* for a detailed description of trade-offs in low-power SAR design: $$P_{AVDD} = I_{AVDD\_AVG} \times AVDD = 230nA \times 3 . 3V = 759nW$$ $$P_{\text{LPV811}}\!=I_{\text{LPV811}}\!\times\!(V_{\text{dd}}\!-V_{\text{ee}})\!=450\text{nA}\times(4.5V-(-0.3V))\!=2.16\mu\text{W}$$ $$P_{\text{total}}\!=P_{\text{AVDD}}\!+P_{\text{LPV811}}\!=759\text{nW}+2$$ . $16\mu\text{W}\!=2$ . $919\mu\text{W}$ 4. Typical power calculations (at 1ksps) with measured values: $$P_{AVDD} = I_{AVDD \ AVG} \times AVDD = 214 . 8nA \times 3 . 3V = 708 . 8nW$$ $$P_{\text{LPV811}}\!=I_{\text{LPV811}}\,\text{x}\,(V_{\text{dd}}\!-V_{\text{ee}})\,{=}\,431.\,6\text{nA}\,\text{x}\,(4\,.\,5V-(-0\,.\,3V))\,{=}\,2\,.\,071\mu\text{W}$$ $$P_{\text{total}} = P_{\text{AVDD}} + P_{\text{LPV811}} = 708 . 8 \text{nW} + 2 . 071 \mu \text{W} = 2 . 780 \mu \text{W}$$ 5. Find Rfilt and Cfilt to allow for settling at 1ksps. Refer to *Refine the Rfilt and Cfilt Values* (a *Precision Labs* video) for the algorithm to select Rfilt and Cfilt. The final value of 200kΩ and 510pF proved to settle to well below ½ of a least significant bit (LSB). #### **DC Transfer Characteristics** The following graph shows a linear output response for inputs from 0 to 3.3V. The full-scale range (FSR) of the ADC falls within the linear range of the op amp. Refer to *Determining a SAR ADC's Linear Range when using Operational Amplifiers* for detailed theory on this subject. #### **AC Transfer Characteristics** The bandwidth simulation includes the effects of the amplifier output impedance and the RC charge bucket circuit ( $R_{\text{filt}}$ ). The bandwidth of the RC circuit is shown in the following equation to be 1.56kHz. The simulated bandwidth of 2kHz includes effects from the output impedance interacting with the impedance of the load. See *TI Precision Labs - Op Amps: Bandwidth 1* for more details on this subject. $$f_c = \frac{1}{2 \times \pi \times R_{fill} \times C_{fill}} = \frac{1}{2 \times \pi \times (200k\Omega) \times (510pF)} = 1.56kHz$$ #### **Transient ADC Input Settling Simulation** The following simulation shows settling to a 3-V DC input signal. This type of simulation shows that the sample and hold kickback circuit is properly selected to within ½ of an LSB (402µV). Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject. #### **Noise Simulation** This section walks through a simplified noise calculation for a rough estimate. We neglect resistor noise in this calculation as it is attenuated for frequencies greater than 10kHz. $$\begin{split} f_{c} &= \frac{1}{2 \times \pi \times R_{fit} \times C_{fit}} = \frac{1}{2 \times \pi \times 200 k\Omega \times 510 pF} = 1560 Hz \\ E_{n} &= e_{n811} \times \sqrt{K_{n} \times f_{c}} = \frac{340 nV}{\sqrt{Hz}} \times \sqrt{1.57 \times 1560 Hz} = 16.8 \mu V \end{split}$$ Note that the calculated and simulated values match well. Refer to *Calculating the Total Noise for ADC Systems* for detailed theory on this subject. #### **Measure FFT** This performance was measured on a modified version of the ADS7042EVM with a 10-Hz input sine wave. The AC performance indicates SNR = 71.0dB, THD = -82.4dB, and ENOB (effective number of bits) = 11.51, which matches well with the specified performance of the ADC, SNR = 70dB and THD = -80dB. This test was performed at room temperature. See *Introduction to Frequency Domain* for more details on this subject. #### **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |------------------------|------------------------------------------------------------------------------------------------------------|----------------------------|------------------| | ADS7042 <sup>(1)</sup> | 12-bit resolution, SPI, 1-Msps sample rate, single-ended input, AVDD reference input range 1.6 V to 3.6 V. | www.ti.com/product/ADS7042 | www.ti.com/adcs | | LPV811 (2) | 8-kHz bandwidth, rail-to-rail output, 450-nA supply current, unity gain stable | www.ti.com/product/LPV811 | www.ti.com/opamp | The ADS7042 uses the AVDD as the reference input. A high-PSRR LDO, such as the TPS7A47, should be used as the power supply. #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. #### Link to Key Files (TINA) Design files for this circuit – http://www.ti.com/lit/zip/sbam342. #### **Revision History** | Revision | Date | Change | |----------|------------|----------------------------------------------------------------------------------------------------------------| | А | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | <sup>(2)</sup> The LPV811 is also commonly used in low-speed applications for sensors. Furthermore, the rail-to-rail output allows for linear swing across the entire ADC input range. SBAA253A-February 2018-Revised March 2019 ### Low-power sensor measurements: 3.3-V, 1-ksps, 12-bit, single-ended, single-supply circuit Reed Kaczmarek | Input | ADC Input | Digital Output ADS7042 | |---------------|--------------------------|----------------------------------------| | VinMin = 0 V | AIN_P = 0V, AIN_M = 0V | 000 <sub>H</sub> or 0 <sub>10</sub> | | VinMax = 3.3V | AIN_P = 3.3V, AIN_M = 0V | FFF <sub>H</sub> or 4096 <sub>10</sub> | | Power Supplies | | | | |----------------|----|------|--| | AVDD Vee Vdd | | | | | 3.3V | 0V | 4.5V | | #### **Design Description** This design shows an ultra-low power amplifier being used to drive a SAR ADC that consumes only nanoWatts of power during operation. This design is intended for collecting sensor data by providing overall system-level power consumption on the order of single-digit microWatts. *PIR sensors*, *gas sensors*, and *glucose monitors* are a few examples of possible implementations of this SAR ADC design. The values in the *component selection* section can be adjusted to allow for different data throughput rates and different bandwidth amplifiers. *Low-Power Sensor Measurements: 3.3V, 1ksps, 12-bit Single-Ended, Dual Supply* shows a more sophisticated version of this circuit where the negative supply is connected to a small negative voltage (–0.3V). The single-supply version has degraded performance when the amplifier output is near zero volts. However, in most cases the single-supply configuration is preferred for its simplicity. Copyright © 2018, Texas Instruments Incorporated #### **Specifications** | Specification | Calculated | Simulated | Measured | |--------------------------------------|-------------------|-----------|----------| | Transient ADC Input Settling (1ksps) | < 0.5·LSB = 402µV | 41.6μV | N/A | | AVDD Supply Current (1ksps) | 230nA | N/A | 214.8nA | | AVDD Supply Power (1ksps) | 759nW | N/A | 709nW | | VDD OPAMP Supply Current | 450nA | N/A | 431.6nA | | VDD OPAMP Supply Power | 2.025µW | N/A | 1.942µW | | AVDD + VDD System Power (1ksps) | 2.784μW | N/A | 2.651µW | #### **Design Notes** - 1. Determine the linear range of the op amp based on common mode, output swing, and linear open loop gain specification. This is covered in the *component selection* section. - 2. Select COG capacitors to minimize distortion. - 3. Use 0.1% 20ppm/°C film resistors or better to minimize distortion. - 4. The TI Precision Labs ADCs training video series covers methods for selecting the charge bucket circuit Rfilt and Cfilt. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If you modify this design you will need to select a different RC filter. Refer to the Introduction to SAR ADC Front-End Component Selection training video for an explanation of how to select the RC filter for best settling and AC performance. www.ti.com #### **Component Selection** - 1. Select a low-power operational amp: - Supply current < 0.5μA</li> - Gain bandwidth product > 5kHz (5 times the sampling rate) - Unity gain stable - For this cookbook, the LPV811 was selected. It has a 450-nA supply current, 8-kHz gain bandwidth product, and is unity gain stable. - 2. Find op amp maximum and minimum output for linear operation $$\begin{split} &V_{ee} + 0 V < V_{out} < V_{dd} - 0.9 V \quad \text{from LPV811 Vcm specification} \\ &V_{ee} + 10 \text{mV} < V_{out} < V_{dd} - 10 \text{mV} \quad \text{from LPV811 Vout swing specification} \\ &V_{ee} + 0.3 V < V_{out} < V_{dd} - 0.3 V \quad \text{from LPV811 AoI linear region specification} \\ &0.3 V < V_{in} < 3.4 V \quad \text{Combined worst case} \end{split}$$ NOTE: The linear range of the LPV811 is 300mV above ground. This means to design a system to guarantee a full linear range from 0V to 3.3V (full-scale range (FSR) of ADS7042), then a negative supply is required. This design shows that full-measured SNR and THD specifications of the ADS7042 are met without using a negative supply voltage. This testing was only at room temperature and for a more robust system; Low-Power Sensor Measurements: 3.3V, 1ksps, 12-bit Single-Ended, Dual Supply shows this design using a negative supply instead of ground. 3. Typical power calculations (at 1ksps) with expected values: $$\begin{split} P_{\text{AVDD}} &= I_{\text{AVDD\_Avg}} \cdot \text{AVDD} = 230 \text{nA} \cdot 3 \text{ . } 3V = 759 \text{nW} \\ P_{\text{LPV811}} &= I_{\text{LPV811}} \cdot (V_{\text{dd}} - V_{\text{ee}}) = 450 \text{nA} \cdot (4 \text{ . } 5V - 0V) = 2 \text{ . } 025 \mu\text{W} \\ P_{\text{total}} &= P_{\text{AVDD}} + P_{\text{LPV811}} = 759 \text{nW} + 2 \text{ . } 025 \mu\text{W} = 2 \text{ . } 794 \mu\text{W} \end{split}$$ 4. Typical power calculations (at 1ksps) with measured values: $$\begin{split} P_{\text{AVDD}} &= I_{\text{AVDD\_Avg}} \cdot \text{AVDD} = 214 \text{nA} \cdot 3 \text{ . } 3V = 709 \text{nW} \\ P_{\text{LPV811}} &= I_{\text{LPV811}} \cdot (V_{\text{dd}} - V_{\text{ee}}) = 431 \text{ . } 6 \text{nA} \cdot (4 \text{ . } 5V - 0V) = 1 \text{ . } 942 \mu\text{W} \\ P_{\text{total}} &= P_{\text{AVDD}} + P_{\text{LPV811}} = 709 \text{nW} + 1 \text{ . } 942 \mu\text{W} = 2 \text{ . } 651 \mu\text{W} \end{split}$$ 5. Find Rfilt and Cfilt to allow for settling at 1ksps. Refine the Rfilt and Cfilt Values (a Precision Labs video) showing the algorithm for selecting Rfilt and Cfilt. The final value of $200 \text{k}\Omega$ and 510 pF proved to settle to well below ½ of a least significant bit (LSB). #### **DC Transfer Characteristics** The following graph shows a linear output response for inputs from 0 to 3.3V. The FSR of the ADC falls within the linear range of the op amp. #### **AC Transfer Characteristics** The bandwidth is simulated to be 7.02kHz at the gain of 0dB which is a linear gain of 1. This bandwidth will allow for settling at 1ksps. #### **Transient ADC Input Settling Simulation** The following simulation shows settling to a 3-V DC input signal. This type of simulation shows that the sample and hold kickback circuit is properly selected to within ½ of a LSB (402µV). Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject. #### **Noise Simulation** This section details a simplified noise calculation for a rough estimate. We neglect resistor noise in this calculation as it is attenuated for frequencies greater than 10kHz. $$\begin{split} f_c &= \tfrac{1}{2 \cdot \pi \cdot R_{\text{filt}} \cdot C_{\text{filt}}} = \tfrac{1}{2 \cdot \pi \cdot (200 k \Omega) \cdot (510 pF)} = 1560 \text{ . } 3Hz \\ E_n &= e_{n811} \cdot \sqrt{2 \cdot K_n \cdot f_c} = (340 nV \ / \ \sqrt{Hz} \ ) \cdot \sqrt{1 \cdot 57 \cdot \left(1560 Hz\right)} = 16 \cdot 8 \mu V \end{split}$$ Note that calculated and simulated match well. Refer to *Calculating the Total Noise for ADC Systems* for detailed theory on this subject. #### **Measure FFT** This performance was measured on a modified version of the ADS7042EVM-PDK. The AC performance indicates SNR = 70.8dB, THD = -82.7dB, and ENOB (effective number of bits) = 11.43, which matches well with the specified performance of the ADC of SNR = 70dB. #### www.ti.com #### **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |------------------------|--------------------------------------------------------------------------------------------------------|----------------------------|------------------| | ADS7042 <sup>(1)</sup> | 12-bit resolution, SPI, 1-Msps sample rate, single-ended input, AVDD, Vref input range 1.6 V to 3.6 V. | www.ti.com/product/ADS7042 | www.ti.com/adcs | | LPV811 <sup>(2)</sup> | 8 kHz bandwidth, Rail-to-Rail output, 450 nA supply current, unity gain stable | www.ti.com/product/LPV811 | www.ti.com/opamp | <sup>1)</sup> The ADS7042 uses the AVDD as the reference input. A high-PSRR LDO, such as the TPS7A47, should be used as the power supply. #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. #### Link to Key Files Tina files for low-power sensor measurements - http://www.ti.com/lit/zip/sbam341. #### **Revision History** | Revision | Date | Change | |----------|------------|----------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | The LPV811 is also commonly used in low speed applications for sensors. Furthermore, the rail-to-rail output allows for linear swing across all of the ADC input range. SBAA316-October 2018 ### Circuit for driving a high-voltage SAR with an instrumentation amplifier Dale Li | Input | ADC Input | Digital Output ADS7042 | |-------|-----------|------------------------| | -10V | -10V | 8000H | | +10V | +10V | 7FFFH | | Power Supplies | | | | | |------------------------------------------------------------|--|--|--|-----------------| | AVDD DVDD V <sub>ref</sub> V <sub>cc</sub> V <sub>ee</sub> | | | | V <sub>ee</sub> | | 5.0V 3.0V 5.0V +15V -15V | | | | | #### **Design Description** Instrumentation amplifiers are optimized for low noise, low offset, low drift, high CMRR and high accuracy. The INA828 instrumentation amplifier preforms a differential to single-ended conversion for a ±10-V range. The INA828 has excellent DC performance (that is, offset, drift), as well as good bandwidth. The ADS8568 is ideally suited to work with the INA828 as the ADC can be configured for a ±10-V single-ended input. To achieve the best settling, limit the sampling rate to 200kSPS or lower. For higher sampling rates see *Driving High-Voltage SAR ADC with a Buffered Instrumentation Amplifier*. Also, this design example uses unity gain (G=1) to translate a ±10-V differential input signal to a ±10-V single-ended output. For smaller input signals or higher gains, see *Circuit for Driving an ADC with an Instrumentation Amplifier in High Gain*. This circuit implementation is applicable to *Industrial Transportation* and *Analog Input Modules* that require precision signal-processing and data-conversion. #### **Specifications** | Specification | Goal | Calculated | Simulated | |--------------------------|--------------------|------------|-----------| | Transient Settling Error | < 1/2 LSB (±152µV) | NA | −105µV | | Noise | < 20µV | 103μV | 86.6µV | #### **Design Notes** - The bandwidth of instrumentation amplifiers is typically not enough to drive SAR data converters at higher data rate. In this example, the sampling rate is reduced from 510kSPS to 200kSPS to achieve good settling. For full sampling rate see *Driving High-Voltage SAR ADC with a Buffered Instrumentation Amplifier*. - 2. Check the common mode and output range of the instrumentation amplifier using the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* software tool. - 3. Use a COG type capacitor for $C_{\text{filt}}$ to minimize distortion. - The Precision Labs video series covers methods for selecting the charge bucket circuit C<sub>fit</sub> and R<sub>fit</sub>. See the Introduction to SAR ADC Front-End Component Selection for details on this subject. #### **Component Selection** - 1. The ADS8568 can accept a ±10-V single-ended input signal. The INA828 is used to translate a ±10-V differential signal to a ±10-V single-ended signal. So the INA828 is in unity gain for this example, and no external gain set resistor R<sub>g</sub> is needed. See Circuit for Driving an ADC with an Instrumentation Amplifier in High Gain in cases where the input signal range is small and gain is required. - 2. The INA826 reference voltage (V<sub>ref</sub>) input is used to shift asymmetrical input ranges to match the input range of the ADC. In this case the input range is symmetrical so the V<sub>ref</sub> pin is grounded (V<sub>ref</sub> = 0V). See *Circuit for Driving an ADC with an Instrumentation Amplifier in High Gain* for an example where the V<sub>ref</sub> pin is used to adjust asymmetrical input signals. - 3. Use the Common-Mode Input Range Calculator for Instrumentation Amplifiers to determine if the INA828 is violating the common-mode range. The common-mode calculator in the following figure indicates that the output swing is ±14.9V for a 0-V common mode input. 4. Find the value for C<sub>filt</sub>, and R<sub>filt</sub> using TINA SPICE and the methods described in *Introduction to SAR ADC Front-End Component Selection*. The value of R<sub>filt</sub> and C<sub>filt</sub> shown in this document will work for these circuits; however, if you use different amplifiers you will have to use TINA SPICE to find new values. #### **DC Transfer Characteristics** The following graph shows a linear output response for inputs from differential –14.9V to +14.9V. The input range of the ADC is ±10V, so the amplifiers are linear well beyond the required range. See *Determining a SAR ADC's Linear Range when using Instrumentation Amplifiers* for detailed theory on this subject. The full-scale range (FSR) of the ADC falls within the linear range of the instrumentation amplifier. #### **AC Transfer Characteristics** The bandwidth for this circuit is simulated to be 446.75kHz and the gain is 0dB. #### Transient ADC Input Settling Simulation (200kSPS) The following simulation shows settling to a 10-V DC input signal with INA828 and ADS8568. This type of simulation shows that the sample and hold kickback circuit is properly selected to within ½ of a LSB (152µV) at 200kSPS sampling rate on ADS8568. See the *ADC Front End Component Selection* video series for detailed theory on this subject. #### **Noise** This section shows a simplified noise calculation for a rough estimate. The bandwidth estimate was taken from the TINA simulation, and the noise density values are from the INA828 50- $\mu$ V Offset, 7-nV/ $\sqrt{Hz}$ Noise, Low-Power, Precision Instrumentation Amplifier data sheet. The Kn factor of 1.22 is used because the filter is second order (the INA and output filter both have a pole). $$E_{n-ADC} = Gain \cdot \sqrt{e_{ni}^2 + \left(\frac{e_{no}}{Gain}\right)^2} \cdot \sqrt{K_n \cdot f_c}$$ $$E_{n-ADC} = 1 \cdot \sqrt{\left(7 \, nV / \sqrt{Hz}\right)^2 + \left(\frac{90 \, nV / \sqrt{Hz}}{1}\right)^2} \cdot \sqrt{1.22 \cdot 1.08 MHz} = 103 \, \mu Vrms$$ Note that simulated and calculated are close but not exact (simulated = $86.6\mu$ V, calculated = $103\mu$ V). The difference is because the INA has gain peaking and the filter order is approximated as two but in reality the INA and filter poles are not exactly aligned. #### **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------| | ADS8860 | 16-bit resolution, SPI, 1MSPS sample rate, single-ended input, Vref input range 2.5 V to 5.0 V | http://www.ti.com/product/ADS8860 | http://www.ti.com/adcs | | INA826 | Bandwidth 1MHz (G=1), low noise 18nV/√Hz, low offset ±40μV, low offset drift ±0.4μV/°C, low gain drift 0.1ppm/°C. (Typical values) | http://www.ti.com/product/INA826 | http://www.ti.com/inas | #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. #### Link to Key Files Source files for this circuit - http://www.ti.com/lit/zip/SBAC217. ## Circuit for driving high-voltage SAR ADC with a buffered instrumentation amplifier Dale Li | Input | ADC Input | Digital Output ADS7042 | |-------------------|-------------|------------------------| | VinDiffMin = −10V | CH_x = -10V | 8000H | | VinDiffMax = +10V | CH_x = +10V | 7FFFH | | Power Supplies | | | | | |----------------------------------------------------------|------|------|------|--| | AVDD DVDD HVDD (V <sub>CC</sub> ) HVSS(V <sub>EE</sub> ) | | | | | | 5.0V | 3.3V | +15V | -15V | | #### **Design Description** Instrumentation amplifiers are optimized for low noise, low offset, low drift, high CMRR and high accuracy but these instrument amplifiers may not be able to drive a precision ADC to settle the signal properly during the acquisition time of ADC. This design will show how a wide bandwidth buffer (OPA827) can be used with an instrumentation amplifier to achieve good settling at higher sampling rate. This INA828 instrumentation amplifier with the buffer drives the ADS8568 SAR ADC to implement data capture for a high voltage fully differential signal which may have a wide common-mode voltage range or a bipolar single-ended signal up to ±10V. A related cookbook circuit shows a simplified approach that does not include the wide bandwidth buffer (*Driving High Voltage SAR ADC with an Instrumentation Amplifier*), this simplified approach has limited sampling rate as compared to the buffered design in this document. This circuit implementation is applicable to *Industrial Transportation* and *Analog Input Modules* that require Precision Signal-Processing and Data-Conversion. #### **Specifications** | Specification | Goal | Calculated | Simulated | |--------------------------|----------------------|-----------------------|---------------------| | Transient Settling Error | < 1/2LSB (< 152µV) | NA | -346nV | | Noise (at ADC Input) | <20µV <sub>RMS</sub> | 47.2μV <sub>RMS</sub> | 46μV <sub>RMS</sub> | #### **Design Notes** - The bandwidth of instrumentation amplifiers is typically not enough to drive SAR data converters at higher data rate, so a wide bandwidth driver is needed because the SAR ADC with switched-capacitor input structure has an input capacitor that needs to be fully charged during each acquisition time. The OPA827 buffer is added to allow the ADC to run at full sampling rate (ADS8568 510kSPS for parallel interface). - 2. The ADS8568 can accept a ±10-V single-ended input signal. The INA828 is used to translate a ±10-V differential signal to a ±10-V single-ended signal. So the INA282 is in unity gain for this example, and no external gain set resistor Rg is needed. Refer to *Circuit for Driving an ADC with an Instrumentation Amplifier in High Gain* in cases where the input signal range is small and gain is required. - 3. Check the common mode range of the amplifier using the Common-Mode Input Range Calculator for Instrumentation Amplifiers software tool. - 4. Select COG capacitors for C<sub>1</sub> and C<sub>filt</sub> to minimize distortion. - 5. Precision labs video series covers the method for selecting driver amplifier and the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. For details, see the *Selecting and Verifying the Driver Amplifier* and *Introduction of SAR ADC Front-End Component Selection* videos. - Set the cutoff of the filter between the op amp and instrumentation amplifier for anti aliasing and to minimize noise. See *Aliasing and Anti-aliasing Filters* for more details on aliasing and anti-aliasing filters. www.ti.com #### **Component Selection** - 1. Find the gain based on differential input signal and ADC full-scale input range. The input signal in this design is ±10-V high voltage signal, so the Gain of INA828 should be set to 1 and no gain resistor (Rg) is needed. - 2. Use the Common-Mode Input Range Calculator for Instrumentation Amplifiers to determine if the INA828 is violating the common mode range. The common mode calculator in the following figure indicates that the output swing is ±14.9V for a 0-V common-mode input. - 3. Find the value for $C_{\text{filt}}$ , and $R_{\text{filt}}$ using TINA SPICE and the methods described in SAR ADC Front-End Component Selection. The value of $R_{\text{filt}}$ and $C_{\text{filt}}$ shown in this document will work for these circuits; however, if you use different amplifiers you will have to use TINA SPICE to find new values. - 4. Select the RC filter between the INA828 and OPA827 based on your system requirements ( $f_{cRC} = 15.9 \text{kHz}$ in this example). Set the cutoff of this filter for anti aliasing and to minimize noise. $$f_{\text{cRC}} = \frac{1}{2\pi \cdot R_1 \cdot C_1} = \frac{1}{2\pi \cdot (1 \text{k}\Omega) \cdot (1 \text{pF})} = 159 \,\text{kHz}$$ #### **DC Transfer Characteristics** The following graph shows a linear output response for inputs from differential –12.2V to +12.2V. The input range of the ADC is ±10V, so the amplifiers are linear well beyond the required range. Refer to *Determining a SAR ADC's Linear Range when using Instrumentation Amplifiers* for detailed theory on this subject. The full-scale range (FSR) of the ADC falls within the linear range of the Instrumentation Amplifier. #### **AC Transfer Characteristics** The bandwidth for this system is simulated to be 167kHz and the gain is 0dB. The filter between the OPA827 and INA828 limits the bandwidth to about 167kHz. #### Transient ADC Input Settling Simulation (510kSPS) The OPA827 buffer (22MHz GBW) is used because it is capable of responding to the rapid transients from the ADS8568's charge kickback. The op amp buffer allows the system to achieve the ADS8568 maximum sampling rate of 510kSPS. The following simulation shows settling to a full scale DC input signal with INA828 and OPA827 buffer, and ADS8568. This type of simulation shows that the sample and hold kickback circuit is properly selected to meet desired ½ of a LSB (152µV). Refer to the *Introduction to SAR ADC Front-End Component Selection* training video series for detailed theory on this subject. #### **Noise Simulation** The section walks through a simplified noise calculation for a rough estimate. We include both the INA828, and OPA827 noise. Note that the RC filter between the instrumentation amplifier and op amp significantly reduces the total noise. The output filter pole is estimated as a second order filter because the OPA827 (22MHz) bandwidth limit and charge bucket filter cutoff frequency (10.2MHz) is close. $$\begin{split} E_{n-INA} &= G \sqrt{e_{n-in}^2 + \left(\frac{e_{n-out}}{G}\right)^2} \cdot \sqrt{K_n \cdot f_{cRC}} \\ E_{n-INA} &= 1 \sqrt{\left(4nV \, / \, \sqrt{Hz}\,\right)^2 + \left(\frac{90 \, nV \, / \, \sqrt{Hz}}{1}\right)^2} \cdot \sqrt{(1.57) \cdot (159 \, kHz)} = 45.1 \mu V_{RMS} \\ f_{c-adcFilter} &= \frac{1}{2\pi \cdot R_{filt} \cdot C_{filt}} = \frac{1}{2\pi \cdot (42.2\Omega) \cdot (370 \, pF)} = 10.2 MHz \\ E_{opa} &= e_{n-opa} \sqrt{K_n \cdot f_c} = \left(4nV \, / \, \sqrt{Hz}\,\right) \sqrt{(1.22) \cdot (10.2 MHz)} = 14.1 \mu V_{RMS} \\ E_{n-total} &= \sqrt{E_{n-INA}^2 + E_{opa}^2} = \sqrt{\left(45.1 \mu V\right)^2 + \left(14.1 \mu V\right)^2} = 47.2 \, \mu V_{RMS} \end{split}$$ Note that calculated and simulated match well- (calculated = $47.2\mu$ V, Simulated = $46\mu$ V). See *TI Precision Labs - Noise 4* for detailed theory on amplifier noise calculations, and *Calculating Total Noise for ADC Systems* for data converter noise. #### www.ti.com #### **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------| | ADS8568 | 16-bit, 8 Channel Simultaneous-Sampling, Bipolar-Input SAR ADC | http://www.ti.com/product/ADS8568 | www/ti.com/adcs | | INA828 | Bandwidth 1MHz (G=1), low noise 18nV/rtHz, low offset ±40μV, low offset drift ±0.4μV/°C, low gain drift 0.1ppm/°C. (Typical values) | http://www.ti.com/product/INA828 | www.ti.com/inas | | OPA827 | Gain bandwidth 22MHz, low noise 4nV/rtHz, low offset $\pm 75\mu$ V, low offset drift $\pm 0.1\mu$ V/°C (Typical values) | http://www.ti.com/product/OPA827 | www.ti.com/opamp | #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. #### **Links to Key Files** Source files for this circuit - http://www.ti.com/lit/zip/SBAC216. SBAA247A-January 2018-Revised March 2019 ## Circuit for driving high-voltage SAR ADCs for high-voltage, true differential signal acquisition Dale Li | Input | ADC Input | Digital Output ADS7042 | | |-------------------|-------------|--------------------------------------------|--| | VinDiffMin = −20V | CH_x = +10V | 7FFF <sub>H</sub> , or 32767 <sub>10</sub> | | | VinDiffMax = +20V | CH_x = -10V | 8000 <sub>H</sub> , or 32768 <sub>10</sub> | | | Power Supplies | | | | | |----------------|------|------------------------|------------------------|--| | AVDD | DVDD | V <sub>cc</sub> (HVDD) | V <sub>ss</sub> (HVSS) | | | 5.0V | 3.3V | +15V | -15V | | #### **Design Description** This design shows a solution to drive high-voltage SAR ADC to implement data capture for high-voltage fully differential signal which may have a wide common-mode voltage range depended on amplifier's power supply and input signal's amplitude. A general high-voltage precision amplifier performs the differential to single-ended conversion and drives high-voltage SAR ADC single-ended input scale of ±10V at highest throughput. This type of application is popular in end equipment such as: *Multi-Function Relays*, *AC Analog Input Modules*, and *Control Units for Rail Transport*. The values in the *component selection* section can be adjusted to allow for different level differential input signal, different ADC data throughput rates, and different bandwidth amplifiers. # **Specifications** | Specification | OPA827 Calculated | OPA827 Simulated | OPA192 Calculated | OPA192 Simulated | |--------------------------------------------|--------------------|---------------------|--------------------|--------------------| | Common Mode Input Range (with Vdif = ±20V) | ±26V | ±26V | ±35V | ±35V | | Transient ADC Input Settling Error | < 1/2LSB (< 152µV) | 0.002 LSB (0.568μV) | < 1/2LSB (< 152µV) | 0.006 LSB (1.86μV) | | Phase Margin of driver | > 45° | 67.1° | > 45° | 68.6° | | Noise (at ADC Input) | 14.128µVrms | 15.88µVrms | 5.699µVrms | 6.44µVrms | ## **Design Notes** - 1. Determine the amplifier gain based on the differential input signal level, the ADC's configuration for input range. This is covered in the *component selection* section. - 2. Determine amplifier's linear range based on common mode voltage, input swing, and power supplies. This is covered in the *component selection* section. - 3. In this design circuit, the common-mode voltage of the input signal can be any value in the range of V<sub>InputCM</sub>. The derivation of this range is provided in the *component selection* section for the OPA827 and OPA192. - 4. Select COG capacitors to minimize distortion. - 5. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift, and to minimize distortion. Review Statistics Behind Error Analysis for methods to minimize gain, offset, drift, and noise errors. - 6. Refer to Introduction to SAR ADC Front-End Component Selection for an explanation of how to select Rfilt and Cfilt for best settling and AC performance. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here provide good settling and AC performance for the amplifier and data converter in this example. If the design is modified, select a different RC filter. ## **Component Selection** 1. Find the gain based on differential input signal and ADC full-scale input range. $$Gain_{OPA} = \frac{\pm V_{ADC(range)}}{\pm V_{Difin(range)}} = \frac{\pm 10V}{\pm 20V} = 0.5V / V$$ 2. Find standard resistor values for differential gain. Use the *Analog Engineer's Calculator* ("Amplifier and Comparator\Find Amplifier Gain" section) to find standard values for Rf/Rg ratio. $$Gain_{OPA} = rac{R_{r}}{R_{\sigma}} = rac{5.05 k \varOmega}{10.1 k \varOmega} = 0$$ . $5$ 3. Find the amplifier's maximum and minimum input for linear operation (that is, the common mode range of the amplifier, V<sub>cm\_amp</sub>). For this example, the OPA827 is used. $$V_- + 3V < V_{cm\_opa} < V_+ - 3V$$ from the OPA827 common mode specification $-12V < V_{cm\_opa} < 12V$ for $\pm 15V$ supplies Calculate the maximum common-mode voltage range based on amplifier's input range and previously shown configuration. Refer to the schematic diagram on the first page for better understanding of how V<sub>cm opa</sub>, V<sub>InputCM</sub>, and V<sub>dif</sub> relate to the circuit. $$\begin{split} V_{cm\_opa} &= (\ V_{lnputCM} \pm \frac{V_{dif}}{2}\ ) \cdot (\frac{R_{l}}{R_{l} + R_{g}}\ ) \\ V_{cm\_opaMin} \cdot (\frac{R_{l} + R_{g}}{R_{l}}) + \frac{V_{dif}}{2} < V_{lnputCM} < V_{cm\_opaMax} \cdot (\frac{R_{l} + R_{g}}{R_{l}}) - \frac{V_{dif}}{2} \end{split}$$ 5. Solve the equation for the input common-mode range V<sub>InputCM</sub> for the amplifier. For this example (OPA827), the common mode input can be ±26V with a ±20-V differential input. Using the same method on OPA192 shows a common mode range of ±35V with a ±20-V differential input. Exceeding this common-mode range will distort the signal. Note that this common-mode range was calculated using ±15-V power supplies. The common mode range could be extended by increasing the supply (maximum ±18V). $$\begin{split} & V_{cm\_opaMin} \cdot (\frac{R_{r} + R_{g}}{R_{r}}) + \frac{V_{dif}}{2} < V_{InputCM} < V_{cm\_opaMax} \cdot (\frac{R_{r} + R_{g}}{R_{r}}) - \frac{V_{dif}}{2} \\ & (-12V) \cdot (\frac{5.05k\Omega + 10.1k\Omega}{5.05k\Omega}) + \frac{20V}{2} < V_{InputCM} < (12V) \cdot (\frac{5.05k\Omega + 10.1k\Omega}{5.05k\Omega}) - \frac{20V}{2} \\ & - 26V < V_{InputCM} < 26V \end{split}$$ 6. Find the value for Cf that will achieve the desired closed-loop bandwidth. In this example we want approximately 10-kHz bandwidth. Note: if you adjust the bandwidth you will need to verify the charge bucket filter settling (C<sub>filt</sub> and R<sub>filt</sub>) as the closed-loop bandwidth effects settling. $$C_{\it f}= rac{1}{2\cdot\pi\cdot R_{\it f}\cdot f_{\it f}}= rac{1}{2\cdot\pi\cdot (5.05k\Omega)\cdot (10kHz)}=3$$ . 1nF or 3nF standard value 7. Find the value for Cfilt and Rfilt using TINA SPICE and the methods described in Introduction to SAR ADC Front-End Component Selection. The value of Rfilt and Cfilt shown in this document will work for these circuits; however, if you use different amplifiers or different gain settings you must use TINA SPICE to find new values. ## **DC Transfer Characteristics** The following graph shows a linear output response for inputs from differential -20V to +20V. The fullscale range (FSR) of the ADC falls within the linear range of the op amp. Refer to Determining a SAR ADC's Linear Range when using Operational Amplifiers for detailed theory on this subject. ## **AC Transfer Characteristics** The bandwidth is simulated to be 10.58kHz and the gain is -6.038dB which is a linear gain of 0.5V/V. See the Op Amps: Bandwidth 1 video for more details on this subject. # Transient ADC Input Settling Simulation Highest Sampling rate - 510ksps on ADS8568+OPA827 The following simulation shows settling to a 20-V DC input signal with OPA827. This type of simulation shows that the sample and hold kickback circuit is properly selected to within $\frac{1}{2}$ of a LSB (152 $\mu$ V). Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject. # Transient ADC Input Settling Simulation Lower Sampling rate – 200ksps on ADS8568+OPA192 The following simulation shows settling to a 20-V DC input signal with OPA192. This type of simulation shows that the sample and hold kickback circuit is properly selected to within $\frac{1}{2}$ of a LSB (152 $\mu$ V). #### **Noise Calculation** This section demonstrates a full-noise analysis including resistor noise. Also, we look at the noise below $f_c$ (Noise Gain = 1.5), and the noise above $f_c$ (noise Gain = 1). In this example, the noise is dominated by wide band amplifier noise so the resistors do not contribute significantly. However, in many cases the resistor noise may be important, so the full noise calculation is provided. Refer to *Calculating the Total Noise for ADC Systems* and *Op Amps: Noise 1* for more detailed theory on this subject. Bandwidth for feedback loop: $$f_{c} = \frac{1}{2 \cdot \pi \cdot R_{f} \cdot C_{f}} = \frac{1}{2 \cdot \pi \cdot (5.05 k\Omega) \cdot (3nF)} = 10.6 kHz$$ Noise from OPA827: 3.8nV/rtHz $$E_{n\_amp1} = e_{n\_827} \cdot \sqrt{K_n \cdot f_c} = (3.8nV / \sqrt{Hz}) \cdot \sqrt{(1.57) \cdot (10.6kHz)} = 490nVrms$$ Thermal noise density from feedback loop ( $R_{\rm f1}$ and $R_{\rm g1}$ ) and RC non-inverting input ( $R_{\rm f2}$ and $R_{\rm g2}$ ): $$\begin{split} R_{eq} &= R_{f} || R_{g} &= \frac{R_{f} \cdot R_{g}}{R_{f} + R_{g}} = \frac{(5.05 k \Omega) \cdot (10.1 k \Omega)}{5.05 k \Omega + 10.1 k \Omega} = 3.37 k \Omega \\ e_{n\_feedback} &= \sqrt{4 \cdot K_{n} \cdot T_{K} \cdot R_{eq}} = \sqrt{4 \cdot \left(1.38 \cdot 10^{-23}\right) \cdot \left(298\right) \cdot \left(3.37 k \Omega\right)} = 7.4 n V / \sqrt{Hz} \\ E_{n\_feedback} &= e_{n\_feedback} \cdot \sqrt{K_{n} \cdot f_{c}} = (7.4 n V / \sqrt{Hz}) \cdot \sqrt{\left(1.57\right) \cdot \left(10.6 k Hz\right)} = 0.955 \mu V rms \end{split}$$ Noise from resistors on the non-inverting input is the same as noise from the feedback resistors. $$E_{n input} = E_{n feedback} = 0.955 \mu Vrms$$ Total noise (in gain) referred to output of amplifier: $$\begin{split} E_{n\_below\_fc} &= (G_n) \sqrt{E_{n\_amp1}^2 + E_{n\_feedback}^2 + E_{n\_input}^2} \\ E_{n\_below\_fc} &= (1.5) \sqrt{(0.49 \mu V)^2 + (0.995 \mu V)^2 + (0.995 \mu V)^2} = 2.155 \mu V rms \end{split}$$ Noise above fc is limited by the output filter (cutoff given below): $$\begin{split} f_{output} &= \frac{1}{2 \cdot \pi \cdot R_{filt} \cdot C_{filt}} = \frac{1}{2 \cdot \pi \cdot (49.9 \Omega) \cdot (370 pF)} = 8.6 MHz \\ E_{n\_above\_fc} &= e_{n\_827} \cdot \sqrt{\frac{K_n \cdot f_{output}}{K_n \cdot f_{output}}} = (2.8 nV \, / \, \sqrt{\frac{Hz}{D}}) \cdot \sqrt{\frac{(1.57) \cdot (8.6 MHz)}{MHz}} = 13.963 \mu V \end{split}$$ Total noise applied to input of the ADC: $$E_{n\_total} = \sqrt{E_{n\_below\_fc}^2 + E_{n\_above\_fc}^2} = \sqrt{(2.155\mu V)^2 + (13.963\mu V)^2} = 14.128\mu V rms$$ # **Noise Simulation** The simulated results compare well with the calculated results (that is, simulated = $15.88\mu Vrms$ , calculated = $14.128\mu Vrms$ ). # **Stability Test** The phase margin for this OPA827 driving circuit is 67.1°, which meets the >45° requirement and is stable. Refer to Op Amps: Stability 1 for detailed theory explaining stability analysis. #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |------------------------|-----------------------------------------------------------------------------------------|----------------------------|------------------| | ADS8568 <sup>(1)</sup> | 16-bit, 8 Channel Simultaneous-Sampling, Bipolar-Input SAR ADC | www.ti.com/product/ADS8568 | www.ti.com/adcs | | OPA827 | Low-Noise, High-Precision, JFET-Input Operational Amplifier | www.ti.com/product/OPA827 | www.ti.com/opamp | | OPA192 | High-Voltage, Rail-to-Rail Input/Output, 5μV, 0.2μV/°C, Precision operational amplifier | www.ti.com/product/OPA192 | www.ti.com/opamp | <sup>(1)</sup> The ADS8568 has integrated a precision voltage reference which can meet most design requirements, but an external REF5050 can be directly connected to the ADS8568 without any additional buffer because the ADS8568 has a built in internal reference buffer for every ADC channel pair. Also, REF5050 has the required low noise and drift for precision SAR applications. C1 is added to balance CMRR (common-mode rejection ratio). Clean analog power supplies are required to achieve best performance specified in the data sheet of the ADC. ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files (TINA) Design files for this circuit - http://www.ti.com/lit/zip/sbac180. ## **Revision History** | Revision | Date | Change | |----------|------------|----------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | SBAA244A-February 2018-Revised March 2019 # Circuit to increase input range on an integrated analog front end (AFE) SAR ADC Cynthia Sosa | Input | ADC Input | Digital Output | |---------------|--------------------------------|---------------------------------------------| | VinMin = −40V | AIN-xP = -10V, $AIN-xGND = 0V$ | -131072 <sub>10</sub> or 20000 <sub>H</sub> | | VinMax = 40V | AIN-xP = 10V, AIN-xGND = 0V | 131071 <sub>10</sub> or 1FFFF <sub>H</sub> | | Power Supplies | | | |----------------|------|--| | AVDD DVDD | | | | 5V | 3.3V | | ## **Design Description** This cookbook design describes how to expand the input range of a SAR ADC with an integrated analog front end (AFE) and decrease the loss of accuracy by implementing a two-point calibration method. This design uses the ADS8598H at the full scale range of ±10V and expands the accessible input range to ±40V. This allows for a wider input range to be used without extra analog circuitry to step down the voltage; instead a simple voltage divider is used to interact with the AFE of the device to step down the voltage near the device input. A calibration method can be implemented to eliminate any error that could occur. A similar cookbook design, Reducing Effects of External RC Filter on Gain and Drift Error for Integrated AFE: ±10 V, up to 200kHz, 16 bit, explaining how to measure introduced drift from external components can prove to also be helpful in this application. Increasing the input range that the ADC can measure proves useful in end equipment such as: Data Acquisition Modules, Multi Function Relays, AC Analog Input Modules, and Control Units for Rail Transport. # **Specifications** | Specification | Measured Accuracy Without Calibration | Measured Accuracy With Calibration | |---------------|---------------------------------------|------------------------------------| | ±40V | 0.726318% | 0. 008237% | ## **Design Notes** - 1. Use low-drift resistors to decrease any error introduced due to temperature drift, such as 50 ppm/°C with 1% tolerance or better. Note that as resistor values increase to $1M\Omega$ and beyond, low-drift precision resistors can become more expensive. - 2. An input filter is frequently required for this configuration. Placing it directly after the large input impedance can cause errors because of the capacitor leakage. If an input filtering capacitor is needed, an alternate schematic is shown in this design. ## **Component Selection** The internal impedance of the device is $1M\Omega$ , the external resistor is selected based on the desired extended input range (Vin), in this case $\pm 40V$ . This external resistor forms a voltage divider with the internal impedance of the device, stepping down the input voltage at the ADC input pins (Vin<sub>ADC</sub>) within the device input range of $\pm 10V$ . 1. Rearrange the voltage divider equation to solve for the external resistor value. This same equation can later be used to calculate the expected Vin<sub>ADC</sub> value from the input voltage. $$\begin{split} &V_{in_{ADC}} = V_{in} \cdot \frac{R_{in}}{R_{in} + R_{ext}} \\ &R_{ext} = \frac{V_{in} \cdot R_{in}}{V_{in_{ADC}}} - R_{in} \end{split}$$ 2. Solve for the external resistor value for the desired extended input voltage. Vin = $\pm 40V$ , Rin = 1M $\Omega$ R<sub>ext</sub> = $\frac{40V \cdot 1M\Omega}{10V} - 1M\Omega$ The input can be extended to a variety of ranges, depending on what external resistor value is used. | Vin | Rext | |-----|-------| | ±40 | 3ΜΩ | | ±30 | 2ΜΩ | | ±20 | 1ΜΩ | | ±12 | 200kΩ | ## **Non-Calibrated Measurements** Different DC input values ranging through the full ±40-V scale were used to measure the ADC voltage input and the accuracy of the measurement. The following equation shows how to calculate the analog voltage read by the ADC. Here the FSR is the system full scale range which is 40V in this case. The factor of 2 is included because this is a bipolar input where the input range is actually ±40V which is a range of 80V. Vout<sub>ADC</sub> for this equation will range ±40V, which corresponds to the system input. $$V_{out_{ADC}} = Code_{out} \frac{2 \cdot FSR}{2^N}$$ The percent error of the value is calculated using the next equation: $$Error(\%) = \frac{V_{in_{ADC}} - V_{out_{ADC}}}{V_{in_{ADC}}} \cdot 100$$ #### **Two-Point Calibration** Calibration can be applied in order to eliminate the reading error introduced by the external resistor. The two-point calibration applies and samples two test signals at 0.25V from the full scale input range within the linear range of the ADC. These sample measurements are then used to calculate the slope and offset of the linear transfer function. Calibration will eliminate both the gain error introduced by the external resistor and the internal device gain error. 1. Apply test signal at -39 V: | Vmin | Measured Code | | |-------|---------------|--| | –39 V | -128689 | | 2. Apply test signal at 39 V: | Vmax | Measured Code | |------|---------------| | 39 V | 128701 | 3. Calculate slope and offset calibration coefficients: $$\begin{split} & \mathsf{Error}(\%) = \frac{\mathsf{V}_{\mathsf{in}_{\mathsf{ADC}}} - \mathsf{V}_{\mathsf{out}_{\mathsf{ADC}}}}{\mathsf{V}_{\mathsf{in}_{\mathsf{ADC}}}} \cdot 100 \\ & m = \frac{\mathsf{Code}_{\mathsf{max}} - \mathsf{Code}_{\mathsf{min}}}{\mathsf{V}_{\mathsf{max}} - \mathsf{V}_{\mathsf{min}}} = \frac{128701 - (-128689)}{39\mathsf{V} - (-39\mathsf{V})} = 3299.872 \\ & \mathsf{b} = \mathsf{Code}_{\mathsf{min}} - \mathsf{m} \cdot \mathsf{V}_{\mathsf{min}} = -128689 - 3299.872 \cdot \left(-39\mathsf{V}\right) = 6.008 \end{split}$$ 4. Apply calibration coefficients to all subsequent measurements: $$V_{\text{in Calibrate}} = \frac{\text{Code} - b}{m} = \frac{128701 - 6.008}{3299.872} = 38.999$$ ## **Two-Point Calibration Measurements** Calibration Coefficients $$m = 3299.872$$ ; $b = 6.008$ When calibration is applied the readings error is dramatically reduced. www.ti.com ## **Alternate Schematic With Filter Capacitor** Due to the high-value resistors used, introducing a capacitor would lead to significant impact in readings, such as increase drift experienced. This is because of the capacitor leakage. This leakage will vary over time and temperature and will generate errors that are difficult to calibrate out. If an input filter is needed, the alternate schematic can be used to implement it. The capacitor is placed with a balanced resistor-capacitor filter before the external resistors in relation to the input signal. # **Alternate Schematic With Filter Capacitor - Component Selection** External anti-aliasing RC filters reduce noise and protect from electrical overstress. A balanced RC filter configuration is required for better common-mode noise rejection; matching external resistors are added to both the negative and positive input paths. These external resistors should also be low-drift resistors as stated in the *Design Notes*. 1. Choose a value of R based on the desired cutoff frequency. This example uses a cutoff frequency of 320Hz, and a resistor value of $10k\Omega$ . $$R = 10k\Omega$$ 2. Select C<sub>FIL</sub> $$C_{FIL} = \frac{1}{2 \cdot \pi \cdot f_c \cdot 2 \cdot R} = \frac{1}{2 \cdot \pi \cdot 320 \text{Hz} \cdot 2 \cdot 10 \, \text{k}\Omega} = 24.8 \text{nF}$$ Nearest standard capacitor value available, C<sub>FIL</sub>= 24 nF ## **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |----------|----------------------------------------------------------------------------------------------|-----------------------------|-----------------| | ADS8598H | 18-bit high-speed 8-channel simultaneous-sampling ADC With bipolar inputs on a single supply | www.ti.com/product/ADS8598H | www.ti.com/adcs | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## **Revision History** | Revision | Date | Change | |----------|------------|----------------------------------------------------------------------------------------------------------------| | А | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | SBAA337-December 2018 # High common-mode differential input voltage to ±10-V ADC input circuit Aaron Estrada | Input | ADC Input | Digital Output ADS8688 | |----------------------|----------------|------------------------| | VinDiffMin = −10.24V | CH_x = -10.24V | 0000 <sub>H</sub> | | VinDiffMax = +10.24V | CH_x = +10.24V | FFFF <sub>H</sub> | | Power Supplies | | | | |----------------|------|------|------| | AVDD | DVDD | AGND | DGND | | 5.0V | 3.3V | GND | GND | # **Design Description** The purpose of this cookbook is to demonstrate the advantages and disadvantages of using difference amplifiers or instrumentation amplifiers to translate a signal with a high common mode voltage (Vcm) to a level that the ADS86XX family can accept. The ADS86XX family cannot support a high Vcm so using a difference or instrumentation amplifier to drive the ADC solves this issue. The INA828 device is an instrumentation amplifier with very high input impedance ( $100G\Omega$ ), excellent DC precision, and low noise. The INA828 can accept common-mode signals in the range of its supply voltage ( $\pm 15V$ ). The INA149 device is a unity-gain difference amplifier with a high input common-mode voltage range of up to $\pm 275V$ , but the input impedance is lower than the INA828 device (differential = $800k\Omega$ , common mode = $200k\Omega$ ). The ADS86XX family of ADCs has an integrated analog front end (AFE) and multiplexer which makes it an ideal candidate for a PLC (analog input module), protection relay, grid automation, and other various industrial applications. ## **Specifications** | Specification | Calculated | Simulated | Measured | |-------------------------------------|------------|-----------|----------| | INA149 Common-Mode<br>Voltage (VCM) | 275V | 275V | 275V | | INA828 Common-Mode<br>Voltage (VCM) | 8.38V | 8.38V | 7.5V | | INA149 Integrated Noise | 487µV | 487.3μV | 488µV | | INA828 Integrated Noise | 150µV | 150µV | 154µV | ## **Design Notes** - 1. The ADS86XX family of HV SAR ADCs was selected because of the integrated analog front end and multiplexer. The integrated AFE eliminates the use of extra components to drive the ADC. - 2. The INA149 device was selected to provide a very high common-mode voltage (Vcm = ±275V). - 3. Comparing the INA828 device to the INA149 shows that the INA828 device has high input impedance (100GΩ), and the INA149 device has lower input impedance (differential = 800kΩ, common mode = 200kΩ). Also, the INA149 device has very wide common mode (Vcm = ±275V) but the INA828 common mode range is limited to the supply range (for example, ±15V). In cases where high input impedance is required, the INA828 device can be used, but be careful to not violate common-mode range. Note that high input impedance is important when the sensor output impedance is high as this will create a voltage divider effect and introduce error. - 4. In this example, the input signal is ±10.24V. Therefore, resistor Rg is not needed in order to set the Gain = 1 for the INA828 device. If the input signal is smaller, use the appropriate resistor value to set the gain with a proper reference voltage on reference pin to achieve an input swing that matches the input range of the ADC. - 5. Check the common mode range of the instrumentation amplifier using the Common-Mode Input Range Calculator for Instrumentation Amplifiers software tool. - 6. If gain is required, use 0.1% 20ppm/°C film resistors or better for the gain setting resistor (Rg) to achieve best gain accuracy and low gain drift. #### www.ti.com ## **Component Selection** - 1. The ADS86XX can accept a single-ended input signal of ±10.24V. In this example, the input signal is ±10.24V so no external gain set resistor is required for the INA828 device. The INA149 device is a unity gain difference amplifier so no extra components are necessary. - 2. The INA828 reference voltage input is used to shift inputs to match the input range of the ADC. In this example, the ADC input range is symmetrical so the reference pin is grounded. - 3. Determine if the INA828 device is violating the common-mode range by using the Common-Mode Input Range Calculator for Instrumentation amplifiers. In this example, the INA828 device shows that you can achieve a maximum VCM of 8.38V with ±15V supplies, Gain = 1, and Vref = 0V. ## **DC Transfer Characteristics** The following graphs show a linear output response for the INA149 device. The input range of the ADC is ±10.24V so the amplifier is linear well beyond the range the ADC requires. Refer to Determining a SAR ADC's Linear Range when using instrumentation amplifiers for detailed theory on this subject. ## **AC Transfer Characteristics** The simulated bandwidth for the INA149 device is 505kHz at gain = 1V/V, or 0dB. The simulated bandwidth for the INA828 device is 1.78MHz at a gain of 0dB. Both of the simulated bandwidths closely match their respective data sheets. See *Amplifier Bandwidth Video Series* for more details on this subject. # **Transient ADC Input Settling Simulation** The INA149 device was simulated with a ±10.24-V differential input and a 275-V common-mode voltage. The following TINA simulation shows the differential input as well as the single-ended output for the INA149 device. The device has no issue with a common-mode voltage of 200V. The INA828 device was simulated with a ±10.24-V differential input and a 7.75-V common-mode voltage. The following TINA simulation shows the differential input as well as the single-ended output for the INA828 device. ## **Noise Simulation** The section provides simplified noise calculations for the INA149 and INA828 devices. The simulated results closely match the calculated results. Refer to Op Amps: Noise 4 for detailed theory on amplifier noise calculations, and Calculating Total Noise for ADC Systems for data converter noise. INA149 integrated noise: $$E_{nINA149} = e_{ni} \sqrt{f_c \cdot K_n} = \left(550 nV \, / \, \sqrt{Hz} \, \right) \sqrt{505 \, kHz \cdot 1.57} = 489 \, \mu V_{RMS}$$ INA828 integrated noise: $$E_{nINA828} = Gain\sqrt{{e_{ni}}^2 + {e_{no}}^2} \sqrt{f_c \cdot K_n} = (1)\sqrt{\left(7nV \, / \, \sqrt{Hz} \, \right)^2 + \left(90 \, nV \, / \, \sqrt{Hz} \, \right)^2} \sqrt{1.78 MHz \cdot 1.57} = 151 \mu V_{RMS}$$ The ADS8688 device has an internal second-order 15-kHz LPF. This filter will reduce the noise from the instrumentation amplifiers significantly. INA149 integrated noise: $$E_{nINA149} = e_{ni} \sqrt{f_c \cdot K_n} = \left(550 nV \ / \ \sqrt{Hz} \ \right) \sqrt{15 \, kHz \cdot 1.22} = 74.4 \, \mu V_{RMS}$$ INA828 integrated noise: $$E_{nINA828} = Gain\sqrt{{e_{ni}}^2 + {e_{no}}^2} \sqrt{f_c \cdot K_n} = (1)\sqrt{\left(7nV \, / \, \sqrt{Hz}\,\right)^2 + \left(90\,nV \, / \, \sqrt{Hz}\,\right)^2} \sqrt{15\,kHz \cdot 1.22} = 12.2\,\mu V_{RMS}$$ #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------|-----------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------| | ADS86XX | 16-Bit Resolution, 4-,8-Channel MUX, SPI, 500ksps sample rate, on-chip 4.096V Reference | http://www.ti.com/product/ADS8688 | http://www.ti.com/adcs | | INA149 | 500kHz BW, Very High VCM, excellent nonlinearity | http://www.ti.com/product/INA149 | http://www.ti.com/amplifier-circuit/op-amps/fully-differential/overview.html | | INA828 | 2MHz BW, Low Power12nV/√Hz noise | http://www.ti.com/product/INA828 | http://www.ti.com/inas | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files TINA source files - http://www.ti.com/lit/zip/sbac224. SBAA243-December 2017 # High-current battery monitor circuit: 0–10 A, 0–10 kHz, 18 bit Luis Chioye | Sense Resistor Current | INA Out, Amplifier Input | ADC Input | Digital Output ADS8910B | |------------------------|--------------------------|-------------------------|----------------------------------------------------------------------------------| | MinCurrent = ±50mA | Out = $\pm 10$ mV | VoutDif = $\pm 21.3$ mV | 233 <sub>H</sub> 563 <sub>10</sub> , 3FDCB <sub>H</sub> -564 <sub>0</sub> | | MaxCurrent = +10A | Out = $\pm 2V$ | VoutDif = $\pm 4.3V$ | 1B851 <sup>H</sup> 112722 <sub>10</sub> 247AE <sub>H</sub> -112722 <sub>10</sub> | | Supply and Reference | | | | |--------------------------------------------------------------------|-----|------|------| | Vs | Vee | Vref | Vcm | | 5.3 V <vs <5.5v<="" th=""><th>0V</th><th>5V</th><th>2.5V</th></vs> | 0V | 5V | 2.5V | ## **Design Description** This single-supply current sensing solution can measure a current signal in the range of ±50 mA to ±10 A across a shunt resistor. The current sense amplifier can measure shunt resistors over a wide common-mode voltage range from 0V to 75V. A fully differential amplifier (FDA) performs the single-ended to differential conversion and drives the SAR ADC differential input scale of ±5V at full data rate of 1MSPS. The values in the *component selection* section can be adjusted to allow for different current levels. This circuit implementation is applicable in accurate voltage measurement applications such as Battery Maintenance Systems, Battery Analyzers, *Battery Testing Equipment*, *ATE*, and Remote Radio Units (RRU) in wireless base stations. # Specifications: | Error Analysis | Calculated | Simulated | Measured | |------------------------------|---------------|-------------|-----------| | Transient ADC Input Settling | > 1LSB > 38µV | 6.6µV | N/A | | Noise (at ADC Input) | 221.8μV rms | 207.3μV rms | 227µV rms | | Bandwidth | 10.6kHz | 10.71kHz | 10.71kHz | ## **Design Notes** - Determine the shunt sense resistor value and select the current sense amplifier based on the input current range and input common mode voltage requirements. This is covered in the *component* selection. - 2. Determine the fully differential amplifier gain based on the current sense amplifier output, the ADC full-scale range input and the output swing specifications of the fully differential amplifier. This is covered in the *component selection* section. - 3. Select COG capacitors to minimize distortion. - 4. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift, and to minimize distortion. - 5. The TI Precision Labs training video series covers methods for error analysis. Review the following links for methods to minimize gain, offset, drift, and noise errors: *Error and Noise*. - 6. The TI Precision Labs ADCs training video series covers methods for selecting the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and ac performance for the amplifier, gain settings, and data converter in this example. If the design is modified, select a different RC filter. Refer to Introduction to SAR ADC Front-End Component Selection for an explanation of how to select the RC filter for best settling and ac performance. ## **Component Selection for Current Sense Circuit** 1. Choose the Rsense resistor and find the gain for the current sense amplifier (bidirectional current). $$\begin{split} R_{sh} &= \frac{V_{sh(max)}}{I_{load(max)}} = \frac{100mV}{10A} = 0.01\Omega \\ &\pm V_{out(range)} = \pm \frac{V_{REF}}{2} = \pm \frac{5V}{2} = \pm 2.5V \\ G_{INA} &= \frac{\pm V_{out(range)}}{I_{load(max)} \cdot R_{sh}} = \frac{\pm 2.5V}{10A \cdot 0.01\Omega} = 25V \ / \ V \end{split}$$ 2. Calculate the current sense amplifier output range. $$\begin{split} &V_{\text{ina\_outmax}} = G_{\text{INA}} \cdot (I_{\text{load(max)}} \cdot R_{\text{sh}}) + \frac{V_{\text{ref}}}{2} = (20 \text{V} \ / \ \text{V}) \cdot (10 \text{A} \times 0.01 \Omega) + \frac{5 \text{V}}{2} = 4.5 \text{V} \\ &V_{\text{ina\_outmax}} = G_{\text{INA}} \cdot (I_{\text{load(max)}} \cdot R_{\text{sh}}) + \frac{V_{\text{ref}}}{2} = (20 \text{V} \ / \ \text{V}) \cdot (-10 \text{A} \cdot 0.01 \Omega) + \frac{5 \text{V}}{2} = 0.5 \text{V} \end{split}$$ 3. Find ADC full-scale input range and results from step 3. $$ADC_{Full-Scale\ Range} = \pm V_{REF} = \pm 5V$$ 4. Find FDA maximum and minimum output for linear operation. $$0.23V < V_{out} < 4.77V$$ from THS4551 output low / high specification for linear operation $V_{out\_FDA\_max} = 4.77V - 0.23V = 4.54V$ Differential max output $V_{out\_FDA\_min} = -V_{out\_FDA\_max} = -4.54V$ Differential min output 5. Find differential gain based on ADC full-scale input range, FDA output range and results from step 3. $$Gain = \frac{V_{out\_FDA\_max} - V_{out\_FDA\_min}}{V_{INA\_outmax} - V_{INA\_outmin}} = \frac{4.54V - (-4.54V)}{4.5V - 0.5V} = 2.77V \ / \ V$$ Gain≈2.15V / V for margin 6. Find standard resistor values for differential gain. $$\begin{aligned} & \text{Gain}_{\text{FDA}} = \frac{R_f}{R_g} = 2 \text{ . } 15 \text{V / V} \\ & \frac{R_f}{R_g} = 2 \text{ . } 15 \text{V / V} = \frac{2.15 \text{k}\Omega}{1.00 \text{k}\Omega} = 2 \text{ . } 15 \text{V / V} \end{aligned}$$ 7. Find $\mathbf{R}_{\text{fINA}},\,\mathbf{C}_{\text{fINA}}$ for cutoff frequency. $$\begin{split} C_{\text{fINA}} &= \frac{1}{2 \cdot \pi \cdot f_{\text{o}} \cdot R_{\text{fINA}}} = \frac{1}{2 \cdot \pi \cdot 10 \text{kHz} \cdot 10 \text{k}\Omega} = 1.591 \text{nF} \quad \text{or} \quad 1.5 \text{nF} \quad \text{for standard value} \\ f_{\text{fina}} &= \frac{1}{2 \cdot \pi \cdot C_{\text{fINA}} \cdot R_{\text{f}}} = \frac{1}{2 \cdot \pi \cdot 1.5 \text{nF} \cdot 10 \text{k}\Omega} = 10.6 \text{kHz} \end{split}$$ # **Fully Differential DC Transfer Characteristics** The following graph shows a linear output response for inputs from -10A to +10A. ## **AC Transfer Characteristics** The bandwidth is simulated to be 10.5kHz and the gain is 32.66dB which is a linear gain of 43V/V (G = $20\cdot2.15V/V$ ). ## **Noise Simulation** The following simplified noise calculation is provided for a rough estimate. Since the current sense amplifier INA240 is the dominant source of noise, the noise contribution of the OPA320 buffers and THS4521 is omitted in the noise estimate. We neglect resistor noise in this calculation as it is attenuated for frequencies greater than 10.6kHz. $$\begin{split} f_c &= \frac{1}{2\pi \cdot R_{\text{fINA}} \cdot C_{\text{fINA}}} = \frac{1}{2\pi \cdot 10 k \Omega \cdot 1.5 \text{nF}} = 10 \text{ . } 6 \text{kHz} \\ E_{\text{nINA240}} &= e_{\text{nINA240}} \cdot G_{\text{INA}} \cdot \sqrt{K_n \cdot f_c} = (40 \text{nV} \ / \ \sqrt{\text{Hz}} \ ) \cdot (20 \text{V} \ / \ \text{V}) \cdot \sqrt{1.57 \cdot 10.6 \text{kHz}} = 103 \text{ . } 2 \mu \text{V} \\ E_{\text{nADCIN}} &= E_{\text{nINA240}} \cdot G_{\text{FDA}} = (103 \text{ . } 2 \mu \text{Vrms}) \cdot (2 \text{ . } 15 \text{V} \ / \ \text{V}) = 221 \text{ . } 8 \mu \text{Vrms} \end{split}$$ Note that calculated and simulated match well. Refer to *Op Amps: Noise 4* for detailed theory on amplifier noise calculations, and *Calculating Total Noise for ADC Systems* for data converter noise. ## **Transient ADC Input Settling Simulation** The following simulation shows settling to a 10-A DC input signal (ADC differential input signal +4.3V). This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Final SAR ADC Drive Simulations* for detailed theory on this subject. # **Design Featured Devices:** | Device | Key Features | Link | Similar Devices | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------| | ADS8910B <sup>(1)</sup> | 18-bit resolution, 1-Msps sample rate, integrated reference buffer, fully differential input, Vref input range 2.5V to 5V | www.ti.com/product/ADS8910 | www.ti.com/adcs | | INA240 | High- and low-Side, bi-directional, zero-drift current sense amp, GainError = 0.20%, Gain = 20V/V, wide common-mode = -4V to 80V | www.ti.com/product/INA240 | www.ti.com/inas | | THS4551 | Fully differential amplifier (FDA), 150-MHz bandwidth, Rail-to-Rail output, VosDriftMax = 1.8 $\mu$ V/°C, $e_n$ = 3.3 nV/rtHz | www.ti.com/product/THS4551 | www.ti.com/opamp | | OPA320 | 20-MHz bandwidth, Rail-to-Rail with zero crossover distortion, VosMax = 150 $\mu$ V, VosDriftMax = 5 $\mu$ V/C, $e_n$ = 7 $n$ V/rtHz | www.ti.com/product/OPA320 | www.ti.com/opamp | | REF5050 | 3 ppm/°C drift, 0.05% initial accuracy, 4 μVpp/V noise | www.ti.com/product/REF5050 | www.ti.com/vref | <sup>(1)</sup> The REF5050 can be directly connected to the ADS8910B without any buffer because the ADS8910B has a built in internal reference buffer. Also, the REF5050 has the required low noise and drift for precision SAR applications. The INA240 offers high common-mode range and low gain error in current sensing solutions. The THS4551 is commonly used in high-speed precision fully differential SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling. The OPA320 is required to isolate the INA240 from any residual charge kickback at the inputs of the FDA. # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files ADS8900B Design File - http://www.ti.com/lit/zip/sbam340. SBAA267A-February 2018-Revised March 2019 # High-input impedance, true differential, analog front end (AFE) attenuator circuit for SAR ADCs Luis Chioye | Input Voltage (OPA197 Buffers) | THS4551 Output, ADC Input | ADS8912B Digital Output | |----------------------------------------------------|------------------------------------------------|------------------------------------------| | VinP = -12V, $VinN = +12V$ , $VinMin (Dif) = -24V$ | VoutDif = -4.00V, VoutP = 0.25V, VoutN = 4.25V | 238E3 <sub>H</sub> -116509 <sub>10</sub> | | VinP = +12V, $VinN = -12V$ , $VinMax$ (Dif) = +24V | VoutDif = +4.0V, VoutP = 4.25V, VoutN = 0.25V | 1C71C <sub>H</sub> +116508 <sub>10</sub> | | Supplies and Reference | | | | | | |------------------------|------|-------|-----|-------|------| | HVDD | HVSS | Vcc | Vee | Vref | Vcm | | +15V | -15V | +5.0V | 0V | +4.5V | 2.5V | ## **Design Description** This analog front end (AFE) and SAR ADC data acquisition solution can measure true differential voltage signals in the range of $\pm 24$ V (or absolute input range VinP = $\pm 12$ V, VinN = $\pm 12$ V) offering high-input impedance supporting data rates up to 500ksps with 18-bit resolution. A precision, 36-V rail-to-rail amplifier with low-input bias current is used to buffer the inputs of a fully-differential amplifier (FDA). The FDA attenuates and shifts the signal to the differential voltage and common-mode voltage range of the SAR ADC. The values in the *component selection* section can be adjusted to allow for different input voltage levels. This circuit implementation is used in accurate measurement of true differential voltage in *Application-Specific Test Equipment*, *Data Acquisition (DAQ) cards*, and *Analog Input Modules* used in *Programmable Automation Control (PAC)*, *Discrete Control System (DCS)*, and *Programmable Logic Control (PLC)* applications. ## **Specifications** | Specification | Goal | Calculated | Simulated | |----------------------------------------|---------------------|-----------------------|-----------------------| | Transient ADC Input Settling (500ksps) | << 1 LSB; << 34μV | N/A | 0.5µV | | Noise (at ADC Input) | 10μV <sub>RMS</sub> | 9.28μV <sub>RMS</sub> | 9.76μV <sub>RMS</sub> | | Bandwidth | 1.25MHz | 1.25MHz | 1.1MHz | ## **Design Notes** - Verify the linear range of the op amp (buffer) based on the common mode, output swing specification for linear operation. This is covered in the *component selection* section. Select an amplifier with low input bias current. - 2. Find ADC full-scale range and common-mode range specifications. This is covered in the *component* selection. - 3. Determine the required attenuation for the FDA based on the input signal amplitude, the ADC full-scale range and the output swing specifications of the FDA. This is covered in the *component selection* section. - 4. Select COG capacitors to minimize distortion. - 5. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift, and to minimize distortion. - 6. Understanding and Calibrating the Offset and Gain for ADC Systems covers methods for error analysis. Review the link for methods to minimize gain, offset, drift, and noise errors - 7. Introduction to SAR ADC Front-End Component Selection covers methods for selecting the charge bucket circuit Rfilt and Cfilt. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier, gain settings, and data converter in this example. If the design is modified, a different RC filter must be selected. Refer to the Precision Labs videos for an explanation of how to select the RC filter for best settling and AC performance. # Component Selection and Settings for Buffer Amplifier and FDA 1. Verify the buffer amplifier input range for linear operation: Select Supplies $$(V -) = -15V$$ , $(V +) = +15V$ to allow VinP = $\pm 12V$ VinN = $\pm 12V$ range $(V -) - 0.1V < V_{cm} < (V +) - 3V$ from OPA197 common-mode voltage specification $-15.1V < V_{cm} < +12V$ allows required $\pm 12V$ input voltage range 2. Verify the buffer amplifier output range for linear operation: $$(V-)$$ + 0.6V < $V_{out}$ < $(V+)$ - 0.6V from OPA197 AoI specification for linear operation -14.4V < $V_{out}$ < 14.4V allows required ±12V output voltage range 3. Find ADC full-scale input range. In this circuit, $V_{REF} = 4.5V$ : $$ADC_{Full-Scale Range} = \pm V_{REF} = \pm 4.5V$$ from ADS8910B data sheet 4. Find the required ADC common-mode voltage: $$V_{CM} = \frac{+V_{REF}}{2} = +2.25V$$ from ADS8910B data sheet, therefore set FDA VCOM = 2.25V 5. Find FDA absolute output voltage range for linear operation: $$0.23 < V_{out} < 4.77V$$ from THS4551output low / high specification for linear operation However, the positive range is limited by ADC<sub>Full-Scale Range</sub> = $\pm 4.5V$ , therefore $0.23V < V_{out} < 4.5V$ where $V_{outMin} = 0.23V$ , $V_{outMax} = 4.5V$ 6. Find FDA differential output voltage range for linear operation. The general output voltage equations for this circuit follow: $$V_{\text{outMin}} = \frac{V_{\text{outDifMin}}}{2} + V_{\text{cm}} \text{ and } V_{\text{outMax}} = \frac{V_{\text{outDifMax}}}{2} + V_{\text{cm}}$$ Re-arrange the equations and solve for V<sub>outDifMin</sub> and V<sub>outDifMax</sub>. Find maximum differential output voltage range based on worst case: $$V_{\text{outDiffMax}} = 2 \times V_{\text{outMax}} - 2 \times V_{\text{cm}} = 2 \times (4.5 \text{V}) - 2 \times (2.25 \text{V}) = 4.5 \text{V}$$ $$V_{\text{outDiffMin}} = 2 \times V_{\text{outMin}} - 2 \times V_{\text{cm}} = 2 \times (0.23 \text{V}) - 2 \times (2.5 \text{V}) = -4.04 \text{V}$$ Based on combined worst case, choose V<sub>outDiffMin</sub> = -4.04V and V<sub>outDiffMax</sub> = +4.04V 7. Find the FDA differential input voltage range: $$V_{inDifMax} = V_{inPmax} - V_{inNmin} = +12V - (-12V) = +24V$$ $V_{inDifMin} = V_{inPmin} - V_{inNmax} = -12V - (+12V) = -24V$ 8. Find FDA required attenuation ratio $$Gain_{FDA} = \frac{V_{outDifMax} - V_{outDifMin}}{V_{inDifMax} - V_{inDifMin}} = \frac{(+4.04V) - (-4.04V)}{(+24V) - (-24V)} = 0.166 \frac{V}{V} \approx \frac{1}{6} \frac{V}{V}$$ 9. Find standard resistor values to set the attenuation: Gain<sub>FDA</sub> = $$\frac{R_f}{R_g} = \frac{1}{6} V / V \Rightarrow \frac{R_g}{R_f} = \frac{1.00 k\Omega}{6.04 k\Omega} = \frac{1}{6.04} V / V$$ 10. Find $C_f$ for cutoff frequency $f_c$ , $R_{fINA} = 1k\Omega$ : $$C_f = \frac{1}{2 \cdot \pi \cdot f_c \cdot R_{f|NA}} = \frac{1}{2 \cdot \pi \cdot (1.25 \text{MHz}) \cdot (1 \text{k}\Omega)} = 127 \text{pF or } 120 \text{pF s tandard value}$$ ## **DC Transfer Characteristics** The following graph shows a linear output response for differential inputs from +24V to -24V. ## **AC Transfer Characteristics** The simulated bandwidth is approximately 1.1MHz and the gain is –15.62dB which is a linear gain of approximately 0.166V/V (attenuation ratio 6.04V/V). ## **Noise Simulation** Simplified Noise calculation for rough estimate: $$f_c = \frac{1}{2 \cdot \pi \cdot R_f \cdot C_f} = \frac{1}{2 \cdot \pi \cdot (1 \text{k}\Omega) \cdot (120 \text{pF})} = 1.33 \text{MHz}$$ Noise contribution of OPA197 buffer referred to ADC input $$\mathsf{E}_{\mathsf{nOPA197}} = e_{\mathsf{nOPA197}} \cdot \sqrt{\mathsf{K}_{\mathsf{n}} \cdot f_{\mathsf{c}}} \cdot \mathsf{Gain}_{\mathsf{FDA}}$$ $$E_{nOPA197} = (5.5 \text{nV} / \sqrt{\text{Hz}}) \cdot \sqrt{1.57 \cdot 1.33 \text{MHz}} \cdot 0.166 \text{V} / \text{V} = 1.319 \mu \text{V}_{RMS}$$ Noise of THS4551 FDA referred to ADC input Noise gain: NG = 1+R<sub>f</sub> /R<sub>g</sub> = 1+ $$\frac{1.00 \text{ k}\Omega}{6.04 \text{ k}\Omega}$$ = 1.166V / V $$e_{\text{noFDA}} = \sqrt{(e_{\text{nFDA}} \cdot \text{NG})^2 + 2(i_{\text{nFDA}} \cdot \text{R}_f)^2 + 2(4kTR_f \cdot \text{NG})}$$ $$e_{\mathsf{noFDA}} = \sqrt{\left(3.4 \, \mathsf{nV} \, / \, \sqrt{\mathsf{Hz}} \cdot 1.166 \, \mathsf{V} \, / \, \mathsf{V}\right)^2 + 2 \left(0.5 \, \mathsf{pA} \, / \, \sqrt{\mathsf{Hz}} \cdot 1 \, \mathsf{k}\Omega\right)^2 + 2 \left(16.56 \cdot 10^{-18} \cdot 1.166 \, \mathsf{V} \, / \, \mathsf{V}\right)^2}$$ $$e_{\text{noFDA}} = 7.4 \text{nV} / \sqrt{\text{Hz}}$$ $$E_{nFDA} = e_{noFDA} \cdot \sqrt{K_n \cdot f_c} = (7.40 \text{nV} / \sqrt{\text{Hz}}) \cdot \sqrt{1.57 \cdot 1.33 \text{MHz}} = 9.28 \mu V_{RMS}$$ Total Noise = $$\sqrt{E_{nFDA}^2 + E_{nOPA197}^2} = \sqrt{(9.28 \mu V_{RMS})^2 + (1.32 \mu V_{RMS})^2} = 9.37 \mu V_{RMS}$$ Note that calculated and simulated match well. Refer to Calculating the Total Noise for ADC Systems for detailed theory on this subject. # **Stability Simulation** The following circuit is used in TINA to measure loop gain and verify phase margin using AC transfer analysis in TINA. Resistors $R_{\rm ISO} = 10\Omega$ are used inside the feedback loop to increase phase margin. The circuit has 45 degrees of phase margin. Refer to *TI Precision Labs - Op Amps: Stability 4* for detailed theory on this subject. # **Transient ADC Input Settling Simulation** The following simulation shows settling to a 24-V DC differential input signal with the OPA197 buffers inputs set at +12V and -12V. This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Refine the Rfilt and Cfilt Values* for detailed theory on this subject. # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |-------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------| | ADS8912B <sup>(1)</sup> | 18-bit resolution, 500-ksps sample rate, integrated reference buffer, fully-differential input, Vref input range 2.5V to 5V. | www.ti.com/product/ADS8912B | www.ti.com/adcs | | THS4551 | FDA, 150-MHz bandwidth, Rail-to-Rail Output, VosDriftMax = $1.8\mu V/^{\circ}C$ , $e_n$ = $3.3nV/rtHz$ | www.ti.com/product/THS4551 | www.ti.com/opamp | | OPA197 | 36V, 10-MHz bandwidth, Rail-to-Rail Input/Output, VosMax = ±250μV, VosDriftMax = ±2.5μV/°C, bias current = ±5pA | www.ti.com/product/OPA197 | www.ti.com/opamp | | REF5045 | VREF = 4.5V, 3 ppm/°C drift, 0.05% initial accuracy, 4µVpp/V noise | www.ti.com/product/REF5045 | www.ti.com/voltageref | The REF5045 can be directly connected to the ADS8912B without any buffer because the ADS8912B has a built in internal reference buffer. Also, the REF5045 has the required low noise and drift for precision SAR applications. The THS4551 provides the attenuation and common-mode level shifting to the voltage range of the SAR ADC. In addition, this FDA is commonly used in high-speed precision fully-differential SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling. The OPA197 is a 36-V operational amplifier that provides a very high input impedance front end, buffering the FDA inputs ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files Source files for this design – http://www.ti.com/lit/zip/sbac183. ## **Revision History** | Revision | Date | Change | |----------|------------|---------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | SBAA242A-December 2017-Revised January 2019 # High-voltage battery monitor circuit: ±20V, 0–10kHz, 18-bit fully differential Bryan McKay, Arthur Kay | Input | ADC Input | | Digital Output ADS8910 | | | | |----------------|-----------------------------------------------------|------|---------------------------------------------|--|--|--| | VinMin = −20V | VoutDif = $4.8V$ , VoutP = $4.9V$ , VoutN = $0.1V$ | | 1EB85 <sub>H</sub> or 125829 <sub>10</sub> | | | | | VinMax = 20V | VoutDif = $-4.8V$ , VoutP = $0.1V$ , VoutN = $4.9V$ | | 2147B <sub>H</sub> or –125829 <sub>10</sub> | | | | | Power Supplies | | | | | | | | Vcc | Vee | Vref | Vcm | | | | | 5.3 V | 0 V | 5 V | 2.5 V | | | | # **Design Description** This design translates an input bipolar signal of ±20V into a fully differential ADC differential input scale of ±4.8V, which is within the output linear operation of amplifiers. The values in the *component selection* section can be adjusted to allow for different input voltage levels. This circuit implementation is applicable in accurate voltage measurement applications such as Battery Maintenance Systems, Battery Analyzers, *Battery Testing Equipment*, *ATE*, and Remote Radio Units (RRU) in wireless base stations. Copyright © 2017, Texas Instruments Incorporated # **Specifications** | Specification | Calculated | Simulated | Measured | |------------------------------|------------------|-------------|------------| | Transient ADC Input Settling | < 0.5LSB or 19µV | 6.6µV | N/A | | Noise | 20.7μV rms | 20.65μV rms | 30.8µV rms | | Bandwidth | 10.2kHz | 10.4kHz | 10.4kHz | ## **Design Notes** - 1. Determine the linear range of the op amp based on common mode, output swing, and linear open-loop gain specification. This is covered in the *component selection* section. - 2. For capacitors in the signal path, select COG type to minimize distortion. In this circuit Cf1, Cf2, Cf3, Cf4, Cfilt1, and Cfilt2 need to be COG type. - 3. Use 0.1% 20ppm/°C film resistors or better for good gain drift and to minimize distortion. - 4. Precision labs video series covers methods for error analysis. Review the *Statistics Behind Error Analysis* for methods to minimize gain, offset, drift, and noise errors. - 5. The TI Precision Labs ADCs training video series covers methods for selecting the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier, gain settings, and data converter in this example. If the design is modified, select a different RC filter. Refer to Introduction to SAR ADC Front-End Component Selection for an explanation of how to select the RC filter for best settling and AC performance. #### **Component Selection** 1. The general equation for this circuit. $$V_{ ext{outMinOpa}} = rac{V_{ ext{outDiffMin}}}{2} + V_{ ext{cm}}$$ $$V_{\text{outMaxOpa}} = \frac{V_{\text{outDifMax}}}{2} + V_{\text{cm}}$$ $$V_{outDif} = V_{inDif} \times Gain_{dif}$$ $$Gain_{dif} = 2 \times \frac{R_f}{R_a}$$ 2. Find op amp maximum and minimum output for linear operation. $$-0.1 \, \text{V} < \text{V}_{\text{cm}} < 5.1 \, \text{V}$$ from OPA320 Vcm specification 0 .035 V $$<$$ V<sub>out</sub> $<$ 4 .965 V from OPA320 Vout swing specification $$0.1V < V_{out} < 4.9V$$ from OPA320 AoI specification for linear operation $$0.1 \, \text{V} < V_{out} < 4.9 \, \text{V}$$ Combined worst case 3. Rearrange the equation from part 1 and solve for VoutDifMin and VoutDifMax. Find maximum and minimum differential output voltage based on combined worst case from step 2. $$V_{\text{outDifMax}} = 2 \cdot V_{\text{outMaxOpa}} - 2 \cdot V_{\text{cm}} = 2 \cdot (4.9 \text{ V}) - 2 \cdot (2.5 \text{ V}) = 4.8 \text{ V}$$ $$V_{outDifMax} = 2 \cdot V_{outMinOpa} - 2 \cdot V_{cm} = 2 \cdot (0.1 \text{ V}) - 2 \cdot (2.5 \text{ V}) = -4.8 \text{ V}$$ 4. Find differential gain based on results from step 3. $$Gain=\frac{V_{outDifMax}-V_{outDifMin}}{V_{InDifMax}-V_{InDifMin}}=\frac{(4.8\ V)-(-4.8\ V)}{(20\ V)-(-20\ V)}=0$$ . 24 5. Find standard resistor values for differential gain. Use *Analog Engineer's Calculator* ("Amplifier and Comparator\Find Amplifier Gain" section) to find standard values for Rf/Rg ratio. $$\frac{Gain_{dif}}{2} = \frac{R_f}{R_r} = \frac{0.24}{2} = 0.12$$ $$\frac{R_f}{R_g} = 0$$ . $12 = \frac{12~k\Omega}{100~k\Omega} = 0$ . $12$ 6. Find Cf for cutoff frequency. $$f = \frac{1}{2 \cdot \pi \cdot C_f \cdot R_f} = \frac{1}{2 \cdot \pi \cdot (1.3nF) \cdot (12k\Omega)} = 10.2 \text{ kHz}$$ $$C_f = \frac{1}{2 \cdot \pi \cdot f_0 \cdot R_f} = \frac{1}{2 \cdot \pi \cdot (10 \text{ kHz}) \cdot (12 \text{ k}\Omega)} = 1.326$$ nF or 1.3 nF for standard value $$f = \frac{1}{2 \cdot \pi \cdot C_f \cdot R_f} = \frac{1}{2 \cdot \pi \cdot (1.3 nF) \cdot (12 k\Omega)} = 10.2 kHz$$ # **DC Transfer Characteristics** The following graph shows a linear output response for inputs from –20V to +20V. Refer to *Determining a SAR ADC's Linear Range when using Operational Amplifiers* for detailed theory on this subject. # **AC Transfer Characteristics** The bandwidth is simulated to be 10.4 kHz, and the gain is –12.4dB which is a linear gain of 0.12. See *Op Amps: Bandwidth 1* for more details on this subject. # **Transient ADC Input Settling Simulation** The following simulation shows settling to a –20V dc input signal. This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject. #### **Noise Simulation** The following simplified noise calculation is provided for a rough estimate. We neglect resistor noise in this calculation as it is attenuated for frequencies greater than 10kHz. $$\begin{split} f_c &= \frac{1}{2 \cdot \pi \cdot R_{\text{filt}} \cdot C_{\text{filt}}} = \frac{1}{2 \cdot \pi \cdot (47.5\Omega) \cdot (1.2nF)} = 2 \cdot 8 \text{MHz} \\ E_{n\_\text{se}} &= e_{n320} \cdot \sqrt{K_n \cdot f_c} = (7nV \ / \ \sqrt{\text{Hz}} \ ) \cdot \sqrt{\left(1.57\right) \cdot \left(2.8 \text{MHz}\right)} = 14 \cdot 7 \mu \text{Vrms} \quad \text{for a single ended input} \\ E_{n\_\text{tot}} &= \sqrt{E_{n\_\text{se}}^2 + E_{n\_\text{se}}^2} = \sqrt{\left(14.7 \mu V\right)^2 + \left(14.7 \mu V\right)^2} = 20 \cdot 7 \mu V \quad \text{rms} \quad \text{Total noise for differential amplifier} \end{split}$$ Note that calculated and simulated match well. Refer to *Calculating the Total Noise for ADC Systems* for detailed theory on this subject. #### **Measure FFT** This performance was measured on a modified version of the ADS8910BEVM. The AC performance indicates SNR = 99.4dB, and THD = -116.4dB. See *Introduction to Frequency Domain* for more details on this subject. #### **Noise Measurement** The following measured result is for both inputs connected to ground. The histogram shows the system offset and noise. The standard deviation in codes is given by the EVM GUI (0.81), and this can be used to calculate the RMS noise (30.9 $\mu$ V rms) as shown in the following equation. LSB = $$\frac{FSR}{2^N} = \frac{10~V}{2^{18}} = 38 \text{ . } 14 \mu V$$ $$E_{n\_measured} = E_{nSigma} \cdot LSB = (0.81) \cdot (34.14~\mu V) = 30.9 \mu Vrms$$ #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |-------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------| | ADS8900B <sup>(1)</sup> | 18-bit resolution, 1-Msps sample rate, Integrated reference buffer, fully differential input, Vref input range 2.5V to 5V. | www.ti.com/product/ADS8900B | www.ti.com/adcs | | OPA320 <sup>(2)</sup> | 20-MHz bandwidth, Rail-to-Rail with Zero Crossover Distortion, VosMax = 150 μV, VosDriftMax = 5uV/°C, en = 7nV/rtHz | www.ti.com/product/OPA320 | www.ti.com/opamp | | REF5050 <sup>(3)</sup> | 3 ppm/°C drift, 0.05% initial accuracy, 4μVpp/V noise | www.ti.com/product/REF5050 | www.ti.com/vref | <sup>(1)</sup> The REF5050 can be directly connected to the ADS8910B without any buffer because the ADS8910B has a built in internal reference buffer. Also, the REF5050 has the required low noise and drift for precision SAR ADC applications. The OPA320 is also commonly used in 1Msps SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling. Furthermore, the zero crossover distortion rail-to-rail input allows for linear swing across most of the ADC input range. # Link to Key Files for High Voltage Battery Monitor See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. Design files for this circuit – http://www.ti.com/lit/zip/sbac171. #### **Revision History** | Revision | Date | Change | |----------|--------------|------------------------------------------------------------------------------------------| | Α | January 2019 | Downstyle title, update title role content, added link to circuit cookbook library page. | <sup>(2)</sup> The REF5050 can be directly connected to the ADS8910B without any buffer because the ADS8910B has a built in internal reference buffer. Also, the REF5050 has the required low noise and drift for precision SAR ADC applications. The OPA320 is also commonly used in 1Msps SAR applications as it has sufficient bandwidth. <sup>(3)</sup> The REF5050 can be directly connected to the ADS8910B without any buffer because the ADS8910B has a built in internal reference buffer. Also, the REF5050 has the required low noise and drift for precision SAR ADC applications. The OPA320 is also commonly used in 1Msps SAR applications as it has sufficient bandwidth. SBAA264A-January 2018-Revised March 2019 # Single-ended to differential signal conversion using an op amp and FDA for unipolar signals Evan Sawyer | Input | ADC Input | Digital Output ADS7057 | |-----------------------------|--------------------------|-----------------------------------------| | V <sub>in</sub> Min = −3.3V | AINP = 0V<br>AINM = 3.3V | 2000 <sub>H</sub><br>8192 <sub>10</sub> | | V <sub>in</sub> Max = 3.3V | AINP = 3.3V<br>AINM = 0V | 1FFF <sub>H</sub><br>8191₁₀ | | Power Supplies | | | |----------------|-----|------| | AVDD | GND | DVDD | | 3.3V | 0V | 1.8V | # **Design Description** This design is intended to demonstrate how to convert a unipolar, single-ended signal into a unipolar, fully-differential signal and drive a differential ADC (for more information on these and other signal types, please refer to the *TI Precision Labs* training titled *SAR ADC Input Types*). Compared to a single-ended device, a fully-differential ADC has twice the dynamic range which improves the AC performance of the converter. Many common systems, for example *Sonar Receivers*, *Flow Meters*, and *Motor Controls*, benefit from the higher performance of a differential ADC. The equations and explanation of component selection in this design can be customized based on system specifications and needs. For more information on a similar design using a bipolar input, see the cookbook circuit titled *Single-Ended to Differential Using an Op Amp and FDA for Bipolar Signals*. #### **Specifications** | Specification | Calculated | Simulated | |-------------------------------------------|-------------------------|--------------| | Transient ADC Input Settling (at 250ksps) | < 0.5 · LSB = 201µV | 144.8µV | | Conditioned Signal Range (at 250ksps) | > 99% ADC FSR = > 6.53V | 6.60V | | Noise | 43.8µV / √Hz | 44.3µV / √Hz | #### **Design Notes** - 1. The ADS7057 was selected because of its throughput (2.5Msps), size (2.25mm²), and low-latency (successive approximation register, or SAR, architecture). - Determine the linear range of the fully-differential amplifier (ADC driver) based on common mode, output swing, and linear open-loop gain specification. This is covered in the *component selection* section. - 3. Determine the linear range of the op amp (signal conditioning) based on common mode, output swing, and linear open-loop gain specification. This is covered in the *component selection* section. - 4. Select COG (NPO) capacitors for C<sub>filt</sub>, to minimize distortion. - 5. For best performance, consider using a 0.1% 20ppm/°C film resistor, or better, to minimize distortion. - 6. The TI Precision Labs ADCs training video series covers methods for selecting the charge bucket circuit R<sub>filtx</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If you modify the design you will need to select a different RC filter. Refer to Introduction to SAR ADC Front-end Component Selection (a TI Precision Labs training video) for an explanation of how to select the RC filter for best settling and AC performance. #### **Component Selection** - 1. Select a fully-differential amplifier capable of driving the ADC: THS4551 – Low noise, precision, 150MHz, fully-differential amplifier - Wide input common-mode voltage: $$V_{s-} - 0.1 V < V_{cm} < V_{s+} - 1.3 V$$ Linear output (requirement: 0V to 3.3V at each output): $$V_{s-} + 0.22V < V_{out} < V_{s+} - 0.22V$$ 2. Select a wide bandwidth operational amplifier: OPA320 - Precision, zero-crossover, 20MHz, RRIO, operational amplifier - Gain bandwidth product >12.5MHz (>5 times the sampling rate) - Input common-mode voltage (requirement: 0 3.3V): $$V_{-} - 0.1V < V_{cm} < V_{+} + 0.1V$$ Linear output: $$V_{-} + 0.03V < V_{out} < V_{+} - 0.03V$$ $$V_{-} + 0.2V < V_{out} < V_{+} - 0.2V$$ Combined worst-case linear range (calculated from supplies used with OPA320): $$-0.1V < V_{out} < 4.8V$$ NOTE: The operational amplifier is used to protect the sensor from any charge kickbacks that occur when the ADC connects or disconnects the sampling capacitor. This amplifier may not be needed if the sensor has a high-output impedance. A negative rail is used for both the OPA320 and THS4551 based on the assumption that the sensor is operating with a negative rail. This also ensures the highest performance from the ADC by providing the full scale input range. - 3. Select $R_{fx}$ and $R_{gx}$ - The combination of $R_{\text{fx}}$ and $R_{\text{gx}}$ sets the gain of the system. With an input range of 0V 3.3V and an ADC full scale of ±3.3V, a gain of 2 was selected for this system. - The values of $R_{fx}$ = 2k and $R_{ax}$ = 1k were selected to both provide the desired gain as well as limit the current through the feedback network, thus minimizing power consumption of the system. - Select R<sub>sx</sub> - It is important to connect small resistors at the output of the amplifier, in this case $10\Omega$ , to flatten the output impedance and improve stability of the system. - 5. Select R<sub>filtx</sub> and C<sub>filt</sub> values for settling of 250-kHz input signal and sample rate of 2.5Msps: - Refine the R<sub>filt</sub> and C<sub>filt</sub> Values is a Precision Labs Video showing the methodology for selecting R<sub>filtx</sub> and $C_{\text{filt}}$ . The final value of 18.2 $\Omega$ and 330pF proved to settle to well below ½ of a least significant bit (LSB) within the acquisition window. #### **DC Transfer Characteristics** The following graph shows the simulated output for a 0 - 3.3V input. The analog front end has a linear output of $\pm 3.3V$ which matches the full-scale range (FSR) of the ADC (with AVDD = 3.3V). # **AC Transfer Characteristics** The bandwidth of the analog front end is simulated to be 4.12MHz at the gain of 0dB which is a linear gain of 1. This bandwidth will allow the inputs of the ADC to adequately settle for a 250-ksps input signal. # **Transient ADC Input Settling Simulation** The following simulation shows the ADC sample and hold capacitor settling for a 3.3-V DC input signal. This simulation shows that the analog front end is able to drive the ADC with a large step input (from 0V to 3.3V) so it settles to within $\frac{1}{2}$ of an LSB (approximately $200\mu V$ ) in the allotted acquisition time (95ns). Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject, and follow the link at the end of this design to download these simulation files. #### **Noise Simulation** This section walks through a simplified noise calculation, providing a rough estimate to compare with the simulated result. The resistor noise is included in this calculation as it is a significant portion of the overall noise of the system. Note that the resistor noise can be reduced by using smaller value resistors, but at the expense of increased power consumption through the feedback network. $$\begin{split} & f_c = \frac{1}{2 \times \pi \times R_{filt} \times C_{filt}} = \frac{1}{2 \times \pi \times 2 \, \text{k} \Omega \times 30 \text{pF}} = 2.65 \text{MHz} \\ & E_n = e_{OPA320} \times \sqrt{2 \times K_n \times f_c} = \left(7 n V \, / \, \sqrt{Hz} \,\right) \times \sqrt{2 \times 1.57 \times 2.65 \text{MHz}} = 20.2 \, \mu V \, / \, \sqrt{Hz} \\ & E_{n\_OPA320} = E_n \times Gain = 20.2 \, \mu V \, / \, \sqrt{Hz} \times 2 = 40.4 \, \mu V \, / \, \sqrt{Hz} \\ & E_{n\_THS4551} = e_{nTHS4551} \times \sqrt{2 \times K_n \times f_c} = \left(3.3 n V \, / \, \sqrt{Hz} \,\right) \times \sqrt{2 \times 1.57 \times 2.65 \text{MHz}} = 9.52 \, \mu V \, / \, \sqrt{Hz} \\ & E_{Rg} = \frac{\sqrt{4 \times k \times T \times R_g}}{1 \times 10^{-9}} \times \frac{R_f}{R_g} \times \sqrt{2} = \frac{\sqrt{4 \times 1.38 \times 10^{-23} \times (273.15 + 25) \times 1000}}{1 \times 10^{-9}} \times \frac{2000}{1000} \times \sqrt{2} = 11.47 \, \mu V \, / \, \sqrt{Hz} \\ & E_{Rf} = \frac{\sqrt{4 \times k \times T \times R_f}}{1 \times 10^{-9}} \times \sqrt{2} = \frac{\sqrt{4 \times 1.38 \times 10^{-23} \times (273.15 + 25) \times 2000}}{1 \times 10^{-9}} \times \sqrt{2} = 8.11 \, \mu V \, / \, \sqrt{Hz} \end{split}$$ Total noise at output equation: $$E_{n} = \sqrt{E_{nOPA320}^{2} + E_{n\_THS4551}^{2} + E_{Rg}^{2} + E_{Rg}^{2}} = \sqrt{40.4^{2} + 9.52^{2} + 11.47^{2} + 8.11^{2}} = 43.8 \mu V / \sqrt{Hz}$$ Note that calculated and simulated match well. Refer to the *TI Precision Labs - ADCs* training video series for detailed theory on this subject. #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|------------------------------------------------------------------------------|----------------------------|------------------| | ADS7057 | 14 bit, 2.5 Msps, fully-differential input, SPI, 2.25mm <sup>2</sup> package | www.ti.com/product/ADS7057 | www.ti.com/adcs | | THS4551 | 150MHz, 3.3nV/√Hz input voltage noise, fully-differential amplifier | www.ti.com/product/THS4551 | www.ti.com/opamp | | OPA320 | Precision, zero-crossover, 20MHz, 0.9pA lb, RRIO, operational amplifier | www.ti.com/product/OPA320 | www.ti.com/opamp | **NOTE:** The ADS7057 uses the AVDD as the reference input. A high-PSRR LDO, such as the TPS7A47, should be used as the power supply. # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key files (TINA): Design files for this circuit – http://www.ti.com/lit/zip/sbac188. # **Link to Related Cookbooks:** Single-Ended to Differential Signal Conversion for Bipolar Input # **Revision History** | Revision | Date | Change | |----------|------------|----------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | SBAA246A-January 2018-Revised March 2019 # Single-ended-to-differential circuit using an op amp and fully differential amplifier (FDA) for bipolar signals Evan Sawyer | Input | ADC Input | Digital Output ADS7057 | |-----------------------------|--------------------------|-----------------------------------------| | V <sub>in</sub> Min = −3.3V | AINP = 0V<br>AINM = 3.3V | 2000 <sub>H</sub><br>8192 <sub>10</sub> | | V <sub>in</sub> Max = 3.3V | AINP = 3.3V<br>AINM = 0V | 1FFF <sub>H</sub><br>8191₁₀ | | Power Supplies | | | | |----------------|----|------|--| | AVDD GND DVDD | | | | | 3.3V | 0V | 1.8V | | # **Design Description** This design is intended to demonstrate how to convert a bipolar, single-ended signal into a unipolar, fully-differential signal and drive a differential ADC (for more information on these and other signal types, please refer to the *TI Precision Labs* training titled *SAR ADC Input Types*). Compared to a single-ended device, a fully-differential ADC has twice the dynamic range which improves the AC performance of the converter. Many common systems, for example *Sonar Receivers*, *Flow Meters*, and *Motor Controls*, benefit from the higher performance of a differential ADC. The equations and explanation of component selection in this design can be customized based on system specifications and needs. For more information on a similar design using a unipolar input signal, see the cookbook circuit titled *Single-Ended to Differential Signal Conversion for Unipolar Inputs*. # **Specifications** | Specification | Calculated | Simulated | |-------------------------------------------|----------------------------|--------------| | Transient ADC Input Settling (at 250ksps) | < 0.5 · LSB = 201μV | 134.7µV | | Conditioned Signal Range (at 250ksps) | > 99% ADC FSR = ><br>6.53V | 6.60V | | Noise | 43.8µV / √Hz | 44.3µV / √Hz | #### **Design Notes** - 1. The ADS7057 was selected because of its throughput (2.5Msps), size (2.25mm²) and low-latency (successive approximation register, or SAR, architecture). - Determine the linear range of the fully-differential amplifier (ADC driver) based on common mode, output swing, and linear open-loop gain specification. This is covered in the component selection section. - 3. Determine the linear range of the op amp (signal conditioning) based on common mode, output swing, and linear open-loop gain specification. This is covered in the component selection section. - 4. Select COG (NPO) capacitors for C<sub>filt</sub>, to minimize distortion. - 5. For best performance, consider using a 0.1% 20ppm/°C film resistor, or better, to minimize distortion. - 6. The TI Precision Labs ADCs training video series covers methods for selecting the charge bucket circuit R<sub>filtx</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If the design is modified, a different RC filter must be selected. Refer to Introduction to SAR ADC Front-end Component Selection (a TI Precision Labs training video) for an explanation of how to select the RC filter for best settling and AC performance. #### **Component Selection** - 1. Select a fully-differential amplifier capable of driving the ADC: THS4551 – Low noise, precision, 150MHz, fully-differential amplifier - Wide input common-mode voltage: $$V_{s-} - 0.1 V < V_{cm} < V_{s+} - 1.3 V$$ Linear output (requirement: 0V to 3.3V at each output): $$V_{s-} + 0.22V < V_{out} < V_{s+} - 0.22V$$ 2. Select a wide bandwidth operational amplifier: OPA320 - Precision, zero-crossover, 20MHz, RRIO, operational amplifier - Gain bandwidth product > 12.5MHz (> 5 times the sampling rate) - Input common-mode voltage (requirement: ±1.65V): $$V_{-} - 0.1V < V_{cm} < V_{+} + 0.1V$$ Linear output: $$V_{-} + 0.03V < V_{out} < V_{+} - 0.03V$$ $$V_{-} + 0.2V < V_{out} < V_{+} - 0.2V$$ Combined worst-case linear range (calculated from supplies used with OPA320): $$-2.3V < V_{out} < 2.3V$$ NOTE: The operational amplifier is used to protect the sensor from any charge kickbacks that occur when the ADC connects or disconnects the sampling capacitor. This amplifier may not be needed if the sensor has a high output impedance. A negative rail is used for both the OPA320 and THS4551 based on the assumption that the sensor is operating with a negative rail. This also ensures the highest performance from the ADC by providing the full scale input range. - 3. Select $R_{fx}$ and $R_{ax}$ - The combination of $R_{fx}$ and $R_{gx}$ sets the gain of the system. With an input range of $\pm 1.65 \text{V}$ and an ADC full scale of ±3.3V, a gain of 2 was selected for this system. - The values of $R_{fx}$ = 2k and $R_{ax}$ = 1k were selected to both provide the desired gain as well as limit the current through the feedback network, thus minimizing power consumption of the system. - Select R<sub>sx</sub> - It is important to connect small resistors at the output of the amplifier, in this case $10\Omega$ , to flatten the output impedance and improve stability of the system. - 5. Select R<sub>filtx</sub> and C<sub>filt</sub> values for settling of 250-kHz input signal and sample rate of 2.5Msps: - Refine the R<sub>filt</sub> and C<sub>filt</sub> Values is a TI Precision Labs video showing the methodology for selecting $R_{filtx}$ and $C_{filtx}$ . The final value of 18.2 $\Omega$ and 330pF proved to settle to well below ½ of a least significant bit (LSB) within the acquisition window. #### **DC Transfer Characteristics** The following graph shows the simulated output for a $\pm 1.65$ -V input. The analog front end has a linear output of $\pm 3.3$ V which matches the full-scale range (FSR) of the ADC (with AVDD = 3.3V). # **AC Transfer Characteristics** The bandwidth of the analog front end is simulated to be 4.12MHz at the gain of 0dB which is a linear gain of 1. This bandwidth will allow the inputs of the ADC to adequately settle for a 250-ksps input signal. # **Transient ADC Input Settling Simulation** The following simulation shows the ADC sample and hold capacitor settling for a 3.3-V DC input signal. This simulation shows that the analog front end is able to drive the ADC with a large step input (from 0V to 3.3V) so it settles to within $\frac{1}{2}$ of an LSB (approximately $200\mu V$ ) in the allotted acquisition time (95ns). Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject, and follow the link at the end of this design to download these simulation files. #### **Noise Simulation** This section walks through a simplified noise calculation, providing a rough estimate to compare with the simulated result. The resistor noise is included in this calculation as it is a significant portion of the overall noise of the system. Note that the resistor noise can be reduced by using smaller value resistors, but at the expense of increased power consumption through the feedback network. $$\begin{split} & f_c = \frac{1}{2 \times \pi \times R_{filt} \times C_{filt}} = \frac{1}{2 \times \pi \times 2 \, \text{k} \Omega \times 30 \text{pF}} = 2.65 \text{MHz} \\ & E_n = e_{OPA320} \times \sqrt{2 \times K_n \times f_c} = \left(7 n V \, / \, \sqrt{Hz} \, \right) \times \sqrt{2 \times 1.57 \times 2.65 \text{MHz}} = 20.2 \, \mu V \, / \, \sqrt{Hz} \\ & E_{n\_OPA320} = E_n \times Gain = 20.2 \, \mu V \, / \, \sqrt{Hz} \times 2 = 40.4 \, \mu V \, / \, \sqrt{Hz} \\ & E_{n\_THS4551} = e_{nTHS4551} \times \sqrt{2 \times K_n \times f_c} = \left(3.3 n V \, / \, \sqrt{Hz} \, \right) \times \sqrt{2 \times 1.57 \times 2.65 \text{MHz}} = 9.52 \, \mu V \, / \, \sqrt{Hz} \\ & E_{Rg} = \frac{\sqrt{4 \times k \times T \times R_g}}{1 \times 10^{-9}} \times \frac{R_f}{R_g} \times \sqrt{2} = \frac{\sqrt{4 \times 1.38 \times 10^{-23} \times (273.15 + 25) \times 1000}}{1 \times 10^{-9}} \times \frac{2000}{1000} \times \sqrt{2} = 11.47 \, \mu V \, / \, \sqrt{Hz} \\ & E_{Rf} = \frac{\sqrt{4 \times k \times T \times R_f}}{1 \times 10^{-9}} \times \sqrt{2} = \frac{\sqrt{4 \times 1.38 \times 10^{-23} \times (273.15 + 25) \times 2000}}{1 \times 10^{-9}} \times \sqrt{2} = 8.11 \, \mu V \, / \, \sqrt{Hz} \end{split}$$ Total noise at output equation: $$E_{n} = \sqrt{E_{nOPA320}^{2} + E_{n THS4551}^{2} + E_{Rg}^{2} + E_{Rg}^{2}} = \sqrt{40.4^{2} + 9.52^{2} + 11.47^{2} + 8.11^{2}} = 43.8 \mu V / \sqrt{Hz}$$ Note that calculated and simulated match well. Refer to the *TI Precision Labs - ADCs* training video series for detailed theory on this subject. #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|------------------------------------------------------------------------------|----------------------------|------------------| | ADS7057 | 14 bit, 2.5 Msps, fully-differential input, SPI, 2.25mm <sup>2</sup> package | www.ti.com/product/ADS7057 | www.ti.com/adcs | | THS4551 | 150-MHz, 3.3-nV/√Hz input voltage noise, fully-differential amplifier | www.ti.com/product/THS4551 | www.ti.com/opamp | | OPA320 | Precision, zero-crossover, 20-MHz, 0.9-pA lb, RRIO, operational amplifier | www.ti.com/product/OPA320 | www.ti.com/opamp | **NOTE:** The ADS7057 uses the AVDD as the reference input. Use a high-PSRR LDO, such as the TPS7A47, as the power supply. # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to key files (TINA): Design files for this circuit – http://www.ti.com/lit/zip/sbac181. # **Link to Related Cookbooks** Single-Ended to Differential Signal Conversion for Unipolar Input # **Revision History** | Revision | Date | Change | |----------|------------|---------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | \_\_\_\_\_ # Single-ended to differential using a two op-amp circuit Bryan McKay, Art Kay | Input | ADC Differential Input (Vdif) | ADC Common-Mode Input<br>(Vcm) | Digital Output ADS9110 | |-------|-------------------------------|--------------------------------|------------------------| | 0V | -5V | 2.5V | 20000 <sub>H</sub> | | 5V | +5V | 2.5V | 1FFFF <sub>H</sub> | | Power Supplies | | | | |----------------|------|------|------| | V+ (op amp) | AVDD | DVDD | REFP | | 5V | 5V | 3V | 5V | #### **Design Description** This circuit uses two OPA320 op amps to perform a single-ended to differential conversion for driving the ADS8912B fully-differential ADC. Another approach to solve this problem uses a fully-differential amplifier (FDA). See *Single-Ended to Differential Conversion Using an Op Amp and FDA for Unipolar Signals* for the FDA example. Since there are many thousands of different types of op amps available, finding an op amp the meets your specific requirements may be easer than finding an fully-differential amplifier. Most FDAs, for example, do not have as good swing to the rail, offset, bias current, and drift as many precision op amps have. On the other hand, the op-amp approach has an asymmetrical group delay in the inverting and non-inverting paths. Furthermore, FDA amplifiers often have better distortion and ADC drive characteristics. In general, the FDA approach will achieve best SNR and THD, and the op-amp approach will achieve best DC characteristics. Nevertheless, the specific op amp or FDA will impact the comparison of the two typologies. # **Specifications** | Specification | Goal | Calculated | Simulated | |--------------------------------------|-------------------|-----------------------|---------------------------------------------------| | Transient ADC Input Settling (1MSPS) | < 0.5LSB = 19.1μV | NA | 5μV | | Input Output Range | NA | NA | $0.1 < V_{IN} < 4.9V$<br>$-4.8V < V_{OUT} < 4.8V$ | | Noise | NA | 30.5μV <sub>RMS</sub> | 28.4µV <sub>RMS</sub> | #### **Design Notes** - 1. Use 0.1% resistors for R1 and Rg to minimize gain error and drift on U2. - 2. Select COG (NPO) capacitors for $C_{\text{filt1}}$ , $C_{\text{filt2}}$ , and $C_{\text{filt3}}$ to minimize distortion. - 3. The TI Precision Labs ADCstraining video series covers methods for selecting the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If you modify this design you will need to select a different RC filter. See the Introduction to SAR ADC Front-End Component Selection training video for an explanation of how to select the RC filter for best settling and AC performance. #### www.ti.com #### **Component Selection** - 1. Select an op amp to meet the system requirements. Key specifications to consider follow: - Swing to rail For 5-V supply rails it is common to use a rail-to-rail zero crossover distortion device (for example, OPA320, OPA325, and OPA365). - Offset voltage and Drift One of the advantages of this circuit over the FDA approach is that some op-amps can have very good DC performance. - Bandwidth and quiescent current Another advantage of this circuit over the FDA approach is that a wide range of op-amp bandwidth and related quiescent currents are available. For lower sampling rate a low bandwidth low current op amp may be a good choice. - 2. Choose Rg and Rf to minimize noise. The gain of this circuit is always 1, so Rg = Rf. The main consideration here is to minimize noise while keeping the load resistance reasonable. Set the resistor noise to be roughly $\frac{1}{3}$ of the amplifier noise. In this example Rf = Rg = $1k\Omega$ gives a noise of $2.8nV/\sqrt{Hz}$ which is approximately $\frac{1}{3}$ of the $7nV/\sqrt{Hz}$ op-amp noise. Also, the maximum load current is 2.5mA (5V / $2k\Omega$ = 2.5mA) which is low compared to the op-amp short-circuit limit (65mA). - 3. Find $R_{\text{filt}}$ and $C_{\text{filt}}$ to allow for settling at 1kSPS. See *Refine the Rfilt and Cfilt Values* for the algorithm to select $R_{\text{filt}}$ and $C_{\text{filt}}$ . The final value of 200k $\Omega$ and 510pF proved to settle to well below ½ of a least significant bit (LSB). #### **DC Transfer Characteristics** The following graph shows the DC transfer characteristics for this circuit (0-V to 5-V single-ended input, –5-V to +5-V fully-differential output). Note that the linear range is limited to about 0.1V from both supply rails (Vin linear range approximately 0.1V to 4.9V). The limitation is from the amplifier output swing limit. For improved linear swing the negative and positive supply on the amplifiers would need to be adjusted. See *Low-Power Sensor Measurements: 3.3-V, 1-ksps, 12-bit, Single-Ended, Dual-Supply Circuit* for an example on how to do this. #### **AC Transfer Characteristics** In this case the bandwidth limitation is primary set by the $R_{\text{filt}}$ , $C_{\text{filt}}$ values. The amplifier closed loop bandwidth can also impact the overall bandwidth. Note the bandwidth of U2 is half the bandwidth of U1 as its noise gain is two ( $BW_{U2} = GBW/G_n = 20MHz/2 = 10MHz$ ). $$f_{\rm c} = \frac{1}{2\pi R \cdot C} = \frac{1}{2\pi (2 \cdot 47.5\Omega) \cdot 1.2 \rm nF} = 1.4 \rm MHz$$ $$6.02$$ $$f_{\rm c} = 1.58 \rm MHz$$ $$-25.72$$ $$-57.46$$ $$1/k$$ $$10k$$ $$100k$$ $$1/k$$ $$100M$$ Frequency (Hz) #### **Group Delay (Frequency Domain)** Group delay is the time delay between the applied input signal and the output signal. All amplifiers and filters will have a group delay. Group delay is highlighted for this circuit because the inverting and non-inverting path both have different group delays. This can create distortion for higher frequency signals. See the group delay in time domain plot for additional detail. # **Group Delay (Time Domain)** The following graph shows qualitatively how group delay can effect time domain signals. The errors in this plot are exaggerated to emphasize the effect of group delay. The green signal represents the output on AIN\_P and the blue signal represents the inverted output on AIN\_N. Ideally, the two signals should track, but the group delay shifts the blue signal to the right. Notice that when signals are moving slowly the error is relatively small and when they are moving rapidly the error is larger. Thus, low frequency signals will have good distortion, and higher frequency signals will have degraded distortion. SPICE does not simulate THD, so for quantitative values measurement is required. However, if the input signal period more than 1,000 times larger than the group delay between the channels than this effect can generally be neglected. #### **Noise Simulation** The following noise calculation considers the amplifier and resistor noise. Note that the noise from U1 is inverted by U2 and added at the differential output. Since this noise is directly correlated, it adds directly as opposed to root sum square addition usually used for noise sources. Also note that the output filter is approximated as first order but it is a more complex filter. The calculated noise compares well to the simulated noise (calculated = $30.5\mu V_{RMS}$ , simulated = $28.4\mu V_{RMS}$ ). $$\begin{split} &e_{nU1} = e_{n320} + e_{n320} = 7\,nV/\sqrt{Hz} + 7\,nV/\sqrt{Hz} = 14\,nV/\sqrt{Hz} \ \, \text{Note these two sources are correlated} \\ &R_{eq} = \frac{R_f \cdot R_g}{R_f + R_g} = \frac{1k\Omega \cdot 1k\Omega}{1k\Omega + 1k\Omega} = 500\Omega \\ &e_{nReq} = \sqrt{4K_n \cdot T_K \cdot R_{eq}} = \sqrt{4(1.38 \cdot 10^{-23}\,J/K) \cdot (298.15) \cdot (500\Omega)} = 2.87\,nV/\sqrt{Hz} \\ &e_{nU2} = \sqrt{\left(e_{nReq} \cdot G_n\right)^2 + \left(e_{n320} \cdot G_n\right)^2} = \sqrt{\left(2.87\,nV/\sqrt{Hz} \cdot 2\right)^2 + \left(7\,nV/\sqrt{Hz} \cdot 2\right)^2} = 15.1nV/\sqrt{Hz} \\ &e_{nT} = \sqrt{\left(e_{nU1}\right)^2 + \left(e_{nU2}\right)^2} = \sqrt{\left(14\,nV/\sqrt{Hz}\right)^2 + \left(15.1nV/\sqrt{Hz}\right)^2} = 20.6\,nV/\sqrt{Hz} \\ &f_c = \frac{1}{2\pi\,R \cdot C} = \frac{1}{2\pi\,(2 \cdot 47.5\Omega) \cdot 1.2nF} = 1.4MHz \\ &E_{nT} = e_{nT} \cdot \sqrt{1.57 \cdot f_c} = 20.6\,nV/\sqrt{Hz} \cdot \sqrt{1.57 \cdot 1.4MHz} = 30.5\,\mu V_{pMS} \end{split}$$ The calculated noise compares well to the simulated noise (calculated = $30.5\mu V_{RMS}$ , simulated = $28.4\mu V_{RMS}$ ). See *Calculating the Total Noise for ADC Systems* for detailed theory on this subject. # **Transient ADC Input Settling Simulation** The following simulation shows settling to a full scale DC input signal at 500kSPS. This type of simulation shows that the sample and hold kickback circuit is properly selected. See *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject. # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------| | ADS8912 | 18-bit resolution, 500-kSPS sample rate, integrated reference buffer, fully-differential input, Vref input range 2.5V to 5V. | http://www.ti.com/product/ADS8912<br>B | http://www.ti.com/adcs | | OPA320 | 20-MHz bandwidth, Rail-to-Rail with zero crossover distortion, VosMax = 150 μV, VosDriftMax = $5\mu$ V/C, en = 7 nV/ $\sqrt{\text{Hz}}$ | http://www.ti.com/product/OPA320 | http://www.ti.com/opamps | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files Source files for this circuit - http://www.ti.com/lit/zip/SBAC193. SBAA315A-October 2018-Revised November 2018 # True differential, 4 × 2 MUX, analog front end, simultaneous-sampling ADC circuit Luis Chioye | Input (THS4551 Inputs) | ADC Input (THS4551 Output) | Digital Output ADS7042 | |--------------------------------------------------------|--------------------------------------------------------|----------------------------------------| | VinP = +0.23V, VinN =+3.866V,<br>VinMin(Dif) = -3.636V | VoutP = +0.23V, VoutN = 3.866V,<br>Vout(Dif) = -3.636V | 8E60 <sub>H</sub> -29088 <sub>10</sub> | | VinP = +3.866V, VinN =0.23V,<br>VinMax(Dif) = +3.636V | VoutP = 3.866V, VoutN = +0.23V,<br>Vout(Dif) = +3.636V | 71A0 <sub>H</sub> +29088 <sub>10</sub> | | Power Supplies | | | | |----------------|-----|--------|--------| | Vcc | Vee | Vref | Vocm | | 5 | 0V | 4.096V | 2.048V | # **Design Description** This dual simultaneous-sampling SAR ADC and $4 \times 2$ channel multiplexed analog front end data acquisition solution can measure differential voltage signals in the range of $\pm 3.866$ V supporting ADC sampling rates up to 3-MSPS (or effective sampling rate of 750-kSPS per channel) with 16-B resolution. The circuit consists of a dual simultaneous sampling SAR ADC, with each SAR ADC connected to two 4:1 (2x) multiplexers, providing 4 differential input channels per ADC. Eight *Fully Differential Amplifiers* (FDAs) drive the multiplexed SAR ADC inputs. This circuit is applicable in the accurate measurement of dual simultaneous signals in applications such as Optical Modules and Analog Input Modules. It also can be used in motor drive applications such as Servo Drive Control Module, Servo Drive Position Feedback, and Servo Drive Position Sensor. #### **Specifications** | Specification | Goal | Calculated | Simulated | |------------------------------------------------|--------------------------|--------------------------|--------------------------| | Dual ADC Sampling Speed | 3-MSPS | 3-MSPS | 3-MSPS | | Sampling Rate per Channel (dual, simultaneous) | 750-kSPS<br>(3-MSPS / 4) | 750-kSPS<br>(3-MSPS / 4) | 750-kSPS<br>(3-MSPS / 4) | | Transient ADC Input Settling | << 1 LSB<br><< 125 μV | NA | 20 μV | | Noise (at ADC Input) | $50\mu V_{rms}$ | 55.9µV <sub>rms</sub> | 51.1µV <sub>ms</sub> | #### **Design Notes** - 1. The ADS9224R was selected because of the dual simultaneous sampling and high throughput (3-MSPS) requirements. - The TMUX1109 4:1 (2x) multiplexer was selected to support 4-channel differential inputs for each ADC. - 3. Find ADC full-scale range, resolution and common-mode range specifications. This is covered in the component selection. - 4. Determine the linear range of the FDA (THS4551) based on common-mode and output swing specification. This is covered in the component selection section. - 5. Select COG capacitors for all filter capacitors at the ADC input to minimize distortion. - 6. Select the FDA gain resistors RF1,2 , RG1,2. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift and to minimize distortion. - 7. Introduction to SAR ADC Front-End Component Selection covers the methods for selecting the charge bucket circuit Rfil1, Rfil1 and Cfil. These component values are dependent on the amplifier bandwidth, data converter sampling rare, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If the design is modified, a different RC filter must be selected. - 8. The THS4551 is commonly used in high-speed precision fully differential SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling, and multiplexer charge injection and provides the common-mode level shifting to the voltage range of the SAR ADC. #### **Component Selection** - 1. Find ADC full-scale input range. In this circuit, ADS9224 internal V\_REF= 2.5V $ADC_{Full-Scale\,Range} = \left(\pm 1.6384 V/V\right) \cdot V_{REF} = \pm 4.096 V$ from ADS9224R datasheet - 2. Find required ADC common-mode voltage 2. $$V_{CM} = \frac{+ADC_{Full-Scale Range}}{2} = +2.048V$$ from ADS9224R datasheet Use REFby2 Output pin of ADS9224R to connect to FDA (THS4551) VCOM = 2.048V - 3. Find FDA absolute output voltage range for linear operation: $0.23V < V_{out} < 4.77V$ from THS4551 output low/high specification for linear operation - 4. Find FDA differential output voltage range for linear operation. The general output voltage equations for this circuit: $$egin{aligned} V_{outMin} &= rac{V_{outDifMin}}{2} + V_{cm} \ V_{outMax} &= rac{V_{outDifMax}}{2} + V_{cm} \end{aligned}$$ Rearrange the equations and solve for $V_{\text{outDifMin}}$ and $V_{\text{outDifMax}}$ . Find maximum differential output voltage range based on worst case: $$V_{outDifMax} = 2 \cdot V_{outMax} - 2 \cdot V_{cm} = 2 \cdot (4.096V) - 2 \cdot (2.048V) = 4.096V$$ $$V_{outDifMin} = 2 \cdot V_{outMin} - 2 \cdot V_{cm} = 2 \cdot (0.23V) - 2 \cdot (2.048V) = -3.636V$$ Based on combined worst case, chooseV<sub>outDifMin</sub> = -3.636V and V<sub>outDifMax</sub> = +3.636V 5. Set FDA gain to 1 V/V $$Gain_{FDA} = \frac{R_f}{R_g} = \frac{1.00 \,\mathrm{k}\Omega}{1.00 \,\mathrm{k}\Omega} = 1 V/V$$ - 6. Select the minimum charge kickback capacitor filter to optimize circuit for fastest settling. $C_{sh} = 16pF$ internal sample-and-hold capacitor from ADS9224R datasheet Select a capacitor $10 \times larger$ than $C_{fil} = 150pF$ - 7. Optimize RC charge kickback filter resistors $R_{fi/1}$ , $R_{fi/2}$ and feedback capacitors $C_{f1}$ , $C_{f2}$ for both settling and stability using TINA simulations. This is covered in the transient settling optimization and stability simulation sections. # **Transient Settling Optimization** TINA simulation is used to optimize the RC kickback filter for stability and transient settling. The transient simulation incorporates two adjacent channels of the multiplexer (TMUX1109). To simulate worst case transient settling during the multiplexer scanning sequence, the two adjacent channels are set to a voltage close to positive full-scale and negative full-scale respectively. The multiplexer drain capacitance and series resistance are modeled in the multiplexer simulation circuit. The sample and hold capacitor of the SAR ADC must settle within the 16-Bit resolution of the SAR ADC during the acquisition period. A simplified schematic of the simulation circuit follows: # **Multiplexer and ADC Control Timing** The following plot shows the ADC conversion control (CONVST) and multiplexer channel control timing. The ADS9224R supports a maximum sampling rate of 3-MSPS or a minimum cycle time of 333ns. To avoid switching channels prior to the rising edge of the CONVST signal, a small delay is implemented in the MUX channel control timing after the CONVST rising edge. Refer to TI design 16-Bit, 400-kSPS, Four-Channel MUX Data Acquisition System for High-Voltage Inputs Reference Design for detailed theory in the subject. # **Transient Settling Results** The following TINA transient simulation shows settling of the FDA, multiplexer, and SAR ADC sample and hold after a full-scale step change between adjacent MUX channels. This type of simulation shows that the sample and hold kickback circuit, and AFE amplifier circuit is properly selected. See *Introduction to SAR ADC Front-end Component Selection* for an explanation of how to select the RC filter for best settling and AC performance. # **AC Transfer Characteristics** The circuit has a gain of 0-dB (1-V/V) and a simulated frequency bandwidth of 16.45-MHz. Notice that the calculated and simulated bandwidth compare well (calculated = 17.62MHz, simulated = 16.45MHz). See Op Amp Bandwidth for a general overview of bandwidth calculations and simulations. The system bandwidth is set by the output filter: $$f_{c} = \frac{1}{2\pi (R_{fil1} + R_{fil2})C_{diff}} = \frac{1}{2\pi (30.1\Omega + 30.1\Omega)(150pF)} = 17.62MHz$$ $$0.0$$ $$Gain = 0dB$$ $$Gain = 1V/V$$ $$f_{c} = 16.45MHz$$ $$-40$$ $$1k$$ $$10k$$ $$100k$$ $$1M$$ $$100M$$ Frequency (Hz) # **Stability Simulation Graph** The following circuit is used in TINA to measure loop gain and verify phase margin using AC analysis in TINA. Resistors RISO = $10\Omega$ are used inside the feedback loop to increase phase margin. The circuit has good stability (approximately 45 degrees of phase margin). See Op Amp Stability for detailed theory on this subject. #### **Noise Simulation** Simplified noise calculation estimate: The dominant pole in this data acquisition circuit is in the RC kickback filter: $$f_c = \frac{1}{2\pi (R_{fil1} + R_{fil2})C_{diff}} = \frac{1}{2\pi (30.1\Omega + 30.1\Omega)(150pF)} = 17.62MHz$$ Noise of THS4551 FDA referred to ADC input Noise Gain: $$NG = 1 + R_f / R_g = 1 + \frac{1k\Omega}{1k\Omega} = 2V/V$$ $$e_{noFDA} = \sqrt{\left(e_{nFDA} \cdot NG\right)^2 + 2\left(i_{nFDA} \cdot R_f\right)^2 + 2\left(4kTR_f \cdot NG\right)}$$ $$e_{noFDA} = \sqrt{\left(3.4nV / \sqrt{Hz} \cdot 2.00V / V\right)^2 + 2\left(0.5pA / \sqrt{Hz} \cdot 1k\Omega\right)^2 + 2\left(16.56 \cdot 10^{-18} \cdot 2.00V / V\right)}$$ $$e_{noFDA} = 10.629nV / \sqrt{Hz}$$ $$E_{nFDA} = e_{noFDA} \cdot \sqrt{K_n \cdot f_c} = \left(10.629nV / \sqrt{Hz}\right)\sqrt{1.57 \cdot 17.62MHz} = 55.90 \mu V rms$$ The following figure shows the TINA simulated total noise for the FDA circuit. See *Calculating the Total Noise for ADC systems* for detailed theory on this subject. Note that the calculated and simulated noise compare well (calculated = $55.9\mu V_{rms}$ , simulated = $51.5\mu V_{rms}$ ). #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |----------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------| | ADS9224R | 16-bit resolution, SPI, 3-MSPS sample rate, fully-differential input, integrated 2.5-V reference, dual, simultaneous sampling, low-latency | http://www.ti.com/product/ADS9224R | http://www.ti.com/adcs | | THS4551 | 150-MHz, 3.3-nV / √Hz input voltage noise, fully-differential amplifier | http://www.ti.com/product/THS4551 | http://www.ti.com/opamps | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files See the Tina files for low-power sensor measurements - http://www.ti.com/lit/zip/SBAC219. # **Revision History** | Revision | Date | Change | |----------|---------------|-----------------------------------------------------------------------------------------------| | А | November 2018 | Downscale title. Updated the schematic in the <i>Transient Settling Optimization</i> section. | SBAA277A-February 2018-Revised March 2019 # Circuit for driving a switched-capacitor SAR ADC with a buffered instrumentation amplifier Art Kay | Input | ADC Input | Digital Output ADS8860 | |-------|------------|------------------------------------------| | -10mV | Out = 0.2V | 0A3D <sub>H</sub> or 2621 <sub>10</sub> | | 5mV | Out = 4.8V | F5C3 <sub>H</sub> or 62915 <sub>10</sub> | | Power Supplies | | | | | | | |---------------------------------------------------------------------------------|--|--|--|--|--|--| | AVDD DVDD V <sub>ref_INA</sub> V <sub>ref</sub> V <sub>cc</sub> V <sub>ee</sub> | | | | | | | | 5.0V 3V 3.277V 5.0V 15V -15V | | | | | | | #### **Design Description** Instrumentation amplifiers are a common way of translating low-level sensor outputs to high-level signals to drive an ADC. Typically, instrumentation amplifiers are optimized for low noise, low offset, and low drift. Unfortunately, the bandwidth of many instrumentation amplifiers may not be sufficient to achieve good settling to ADC charge kickback at maximum sampling rates. This document shows how a wide-bandwidth buffer can be used with an instrumentation amplifier to achieve good settling at high sampling rates. Furthermore, many instrumentation amplifiers are optimized for high voltage supplies and it may be required to interface the high voltage output (that is, ±15V) to a lower voltage amplifier (for example, 5V). This design shows how a current-limiting resistor can protect the amplifier from electrical overstress in cases where the instrumentation amplifier is outside the input range of the op amp. A related cookbook circuit shows a simplified approach that does not include the wide-bandwidth buffer (*Driving a Switched-Capacitor SAR With an Instrumentation Amplifier*). The simplified approach has limited sampling rate as compared to the buffered design. Note that the following circuit shows a bridge sensor, but this method could be used for a wide range of different sensors. This circuit implementation is applicable in applications such as *Analog Input Modules*, *Electrocardiogram* (ECG), *Pulse Oximeters*, *Lab Instrumentation*, and *Control Units for Rail Transport*. #### **Specifications** | Specification | Calculated | Simulated | |--------------------|-----------------------------------------------------------------------------------|--------------------------| | Sampling rate | 1Msps | 1Msps, settling to −44µV | | Offset (ADC Input) | $40\mu V \cdot 306.7 = 12.27 \text{mV}$ | 16mV | | Offset Drift | $(0.4\mu\text{V/}^{\circ}\text{C}) \cdot 306.7 = 123\mu\text{V/}^{\circ}\text{C}$ | N/A | | Noise | 978μV | 586μV <sub>RMS</sub> | #### **Design Notes** - The bandwidth of instrumentation amplifiers is typically too low to drive SAR data converters at high data rates (the INA826 bandwidth is 10.4kHz for a gain of 305V/V in this example). Wide bandwidth is needed because the SAR has a switched capacitor input that needs to be charged during each conversion cycle. The OPA320 buffer was added to allow the ADC to run at full data rate (ADS8860 1Msps). - 2. Select the gain to achieve an input swing that matches the input range of the ADC. Use the instrumentation amplifier reference pin to shift the signal offset to match the input range. This is covered in the *component selection* section. - 3. The INA826 gain is scaled so that the op amp input voltage levels are inside the normal operating range of the amplifier. However, during power up or when a sensor is disconnected the output may drive to either power supply rail (±15V). The resistor R<sub>3</sub> is used to limit the current. This is covered in the Overvoltage Protection Filter Between Instrumentation Amplifier and Op Amp section of this document. - 4. The buffer amplifier following the voltage divider is required for driving the reference input of most instrumentation amplifiers. Choose precision resistors and a precision low offset amplifier as the buffer. Refer to *Selecting the right op amp* for more details on this subject. - 5. Check the common mode range of the amplifier using the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* software tool. - 6. Select COG capacitors for C<sub>1</sub>, and C<sub>filt</sub> to minimize distortion. - 7. Use 0.1% 20ppm/°C film resistors or better for the gain set resistor $R_g$ . The error and drift of this resistor will directly translate into gain error and gain drift. - 8. The *TI Precision Labs ADCs* training video series methods for selecting the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. Refer to *Introduction to SAR ADC Front-End Component Selection* for details on this subject. #### **Component Selection** 1. Find the gain set resistor for the instrumentation amplifier to set the output swing to 0.2V to 4.8V. $$Gain = \frac{V_{out\_max} - V_{out\_min}}{V_{in\_max} - V_{in\_min}} = \frac{4.9V - 0.2V}{5mV - (-10mV)} = 306.7$$ $$Gain = 1 + \frac{49.4k\Omega}{R_g}$$ $$R_g = \frac{49.4k\Omega}{Gain - 1.0} = \frac{49.4k\Omega}{(306.7) - 1.0} = 151.6\Omega \text{ or } 162\Omega \text{ for standard } 0.1\% \text{ resistor}$$ 2. Find the INA826 reference voltage (Vref) to shift the output swing to the proper voltage level $$\begin{split} V_{out} &= Gain \cdot V_{in} + V_{ref\_INA} \\ V_{ref\_INA} &= V_{out} - Gain \cdot V_{in} = 4.8V - \left(1 + \frac{49.4k\Omega}{162\Omega}\right) \cdot \left(5mV\right) = 3.27V \end{split}$$ Select standard value resistors to set the INA826 reference voltage (V<sub>ref\_INA</sub> = 3.27V). Use the Analog Engineer's Calculator ("Passive\Find Voltage Divider" section) to find standard values for the voltage divider. $$V_{ref\_INA} = \frac{R_2}{R_1 + R_2} \cdot V_{in\_div} = \frac{21.5k\Omega}{11.3k\Omega + 21.5k\Omega} \cdot (5V) = 3.277V$$ 4. Use the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* to determine if the INA826 is violating the common mode range. #### **DC Transfer Characteristics** The following graph shows a linear output response for inputs from -5mV to +15mV. Refer to *Determining a SAR ADC's Linear Range when using Instrumentation Amplifiers* for detailed theory on this subject. In cases where the INA826 output exceeds the op amp input range, the ESD diodes turn on and limit the input. The resistor R3 protects the amplifier from damage by limiting the input current (see the *Overvoltage Protection Filter Between Instrumentation Amplifier and Op Amp* section). The op amp output is inside the absolute maximum rating of the ADS8860 (-0.3V < $V_{IN}$ < REF +0.3V). #### **AC Transfer Characteristics** The bandwidth is simulated to be 11.45 kHz in this configuration. In this bandwidth it is not possible to drive the SAR converter at full speed. See the *TI Precision Labs* video series *Op Amps: Bandwidth 1* for more details on this subject. ### **Transient ADC Input Settling Simulation** The OPA320 buffer (20MHz) is used because it is capable of responding to the rapid transients from the ADC8860 charge kickback. This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject. #### **Noise Simulation** Use a simplified noise calculation for a rough estimate. We neglect the noise from the OPA192 as the instrumentation amplifier is in high gain so its noise is dominant. $$E_{n} = Gain \cdot \sqrt{e_{NI}^{2} + \left(\frac{e_{NO}}{Gain}\right)^{2}} \cdot \sqrt{K_{n} \cdot f_{c}}$$ $$E_{n} = (305.8) \cdot \sqrt{\left(18nV / \sqrt{Hz}\right)^{2} + \left(\frac{110nV / \sqrt{Hz}}{305.8}\right)^{2}} \cdot \sqrt{1.57 \cdot \left(11.45kHz\right)} = 738\mu V / \sqrt{Hz}$$ Note that the calculated and simulated match well. Refer to *TI Precision Labs - Op Amps: Noise 4* for detailed theory on amplifier noise calculations, and *Calculating the Total Noise for ADC Systems* for data converter noise. # Overvoltage Protection Filter Between Instrumentation Amplifier and Op Amp The filter between the INA826 and OPA320 serves two purposes. It protects the OPA320 from overvoltage, and acts as a noise or anti-aliasing filter. The INA826 gain should be scaled so that under normal circumstances, the output is inside the range of the OPA320 (that is, 0V to 5V). Thus, normally the overvoltage signals applied to the input of the OPA320 is not seen. However, during power up or in cases where the sensor is disconnected, the INA826 output may be at either power supply rail (that is, ±15V). In overvoltage cases, the resistor (R3) will limit current into the OPA320 for protection. The internal ESD diodes on the OPA320 will turn on during overvoltage events and direct the overvoltage signal to the positive or negative supply. In the following example, the overvoltage signal is directed to the positive supply and the transient voltage suppressor (D<sub>1</sub>, SMAJ5.0A) turns on to sink the current. Note that the resistor is scaled to limit the current to the OPA320 absolute maximum input current (10mA). See *TI Precision Labs - Op Amps: Electrical Overstress (EOS)* for detailed theory on this subject. $$R_3 > \frac{V_{INA} - V_{OpaSupply} - 0.7V}{I_{ABS\_MAX\_OPA}} = \frac{15V - 5.0V - 0.7V}{10mA} = 9.3k\Omega \text{ choose } 10k\Omega \text{ for margin.}$$ $$C_1 = \frac{1}{2 \cdot \pi \cdot R_3 \cdot f_c} = \frac{1}{2 \cdot \pi \cdot (10k\Omega) \cdot (15kHz)} = 1.06nF \text{ or } 1\text{nF standard value}$$ #### **Optional Input Filter** The following figure shows a commonly used instrumentation amplifier input filter. The differential noise is filtered with $C_{\text{cm1}}$ and $C_{\text{cm2}}$ . Note that it is recommended that $C_{\text{dif}} \geq 10C_{\text{cm}}$ . This prevents conversion of common mode noise to differential noise due to component tolerances. The following filter was designed for a differential cutoff frequency of 15kHz. $$\begin{split} \text{Let C}_{\text{dif}} &= 1 \text{nF and } f_{\text{dif}} = 15 \text{kHz} \\ \text{R}_{\text{in}} &< \frac{1}{4 \cdot \pi \cdot f_{\text{dif}} \cdot C_{\text{dif}}} = \frac{1}{4 \cdot \pi \cdot (15 \text{kHz}) \cdot (1 \text{nF})} = 5.305 \text{k}\Omega \text{ or } 5.23 \text{k}\Omega \text{ for } 1\% \text{ standard value} \\ C_{cm} &= \frac{1}{10} \cdot C_{\text{dif}} = 100 \, pF \\ f_{cm} &= \frac{1}{2 \cdot \pi \cdot R_{in} \cdot C_{cm}} = \frac{1}{2 \cdot \pi \cdot (5.23 \text{k}\Omega) \cdot (100 \, pF)} = 304 \text{kHz} \\ f_{\text{dif}} &= \frac{1}{4 \cdot \pi \cdot R_{in} \cdot \left(C_{\text{dif}} + \frac{1}{2} C_{cm}\right)} = \frac{1}{4 \cdot \pi \cdot (5.23 \text{k}\Omega) \cdot \left(1 \text{nF} + \frac{1}{2} \cdot 100 \, pF\right)} = 14.5 \text{kHz} \end{split}$$ R<sub>in2</sub> 5.23k $C_{\text{CM2}} \, 1 \text{n}$ Copyright © 2018, Texas Instruments Incorporated +15V # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------| | ADS8860 | 16-bit resolution, SPI, 1-Msps sample rate, single-ended input, Vref input range 2.5V to 5.0V. | www.ti.com/product/ADS8860 | www.ti.com/adcs | | OPA192 | 8-kHz bandwidth, Rail-to-Rail output, 450-nA supply current, unity gain stable | www.ti.com/product/OPA192 | www.ti.com/opamp | | INA826 | Bandwidth 1MHz (G=1), low noise 18nV/rtHz, low offset ±40μV, low offset drift ±0.4μV/°C, low gain drift 0.1ppm/°C. (typical values) | www.ti.com/product/INA826 | www.ti.com/inas | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files Source Files for this circuit – http://www.ti.com/lit/zip/SBAC184. # **Revision History** | Revision | Date | Change | |----------|------------|----------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | SBAA245A-December 2017-Revised March 2019 # Circuit for driving a switched-capacitor SAR ADC with an instrumentation amplifier Art Kay, Bryan McKay | Input | ADC Input | Digital Output ADS8860 | |-------|------------|------------------------------------------| | –5mV | Out = 0.2V | 0A3D <sub>H</sub> or 2621 <sub>10</sub> | | 15mV | Out = 4.8V | F5C3 <sub>H</sub> or 62915 <sub>10</sub> | | Power Supplies | | | | | | | |-------------------------------------|--|--|--|--|--|--| | AVDD DVDD V ref_INA V ref V CC V ee | | | | | | | | 5.0V 3.0V 3.277V 5.0V +15V -15V | | | | | | | #### **Design Description** Instrumentation amplifiers are a common way of translating low level sensor outputs to high level signals to drive an ADC. Typically, instrumentation amplifiers are optimized for low noise, low offset, and low drift. Unfortunately, the bandwidth of many instrumentation amplifiers may not be sufficient to achieve good settling to ADC charge kickback at maximum sampling rates. This document shows how sampling rate can be adjusted to achieve good settling. Furthermore, many instrumentation amplifiers are optimized for high-voltage supplies and it may be required to interface the high-voltage output (that is, ±15V) to a lower voltage ADC (for example, 5V). This design shows how to use Schottky diodes and a series resistor to protect the ADC input from an overvoltage condition. Note that the following circuit shows a bridge sensor, but this method could be used for a wide range of different sensors. A modified version of this circuit, *Driving a Switched-Capacitor SAR With a Buffered Instrumentation Amplifier* shows how a wide bandwidth buffer can be used to achieve higher sampling rate. This circuit implementation is applicable to all *Bridge Transducers in PLC's* and *Analog Input Modules* that require Precision Signal-Processing and Data-Conversion. Copyright © 2017, Texas Instruments Incorporated #### **Specifications** | Specification | Calculated | Simulated | |--------------------|-----------------------------------------------------------------------------------|---------------------------| | Sampling rate | 200ksps | 200ksps, settling to –6μV | | Offset (ADC Input) | 40µV ⋅ 306.7 = 12.27mV | 16mV | | Offset Drift | $(0.4\mu\text{V/}^{\circ}\text{C}) \cdot 306.7 = 123\mu\text{V/}^{\circ}\text{C}$ | NA | | Noise | 978µV | 874μV | #### **Design Notes** - 1. Select the gain to achieve an input swing that matches the input range of the ADC. Use the instrumentation amplifier reference pin to shift the signal offset to match the input range. This is covered in the *component selection* section. - 2. The input Schottky diode configuration is used to prevent driving the input voltage outside of the absolute maximum specifications. The BAT54S Schottky is a good option for design as this device integrates both diodes into one package and the diodes are low leakage and have a low forward voltage. This is covered in the *component selection* section. - 3. The buffer amplifier following the voltage divider is required for driving the reference input of most instrumentation amplifiers. Choose precision resistors and a precision low-offset amplifier as the buffer. Refer to *Selecting the right op amp* for more details on this subject. - 4. Check the common-mode range of the amplifier using the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* software tool. - 5. Select C0G capacitors for $C_{\text{CM1}}$ , $C_{\text{CM2}}$ , $C_{\text{DIF}}$ , and $C_{\text{filt}}$ to minimize distortion. - 6. Use 0.1% 20ppm/°C film resistors or better for the gain set resistor R<sub>g</sub>. The error and drift of this resistor will directly translate into gain error and gain drift. - 7. The *TI Precision Labs ADCs* training video series covers methods for selecting the charge bucket circuit R<sub>filt</sub> and C<sub>filt</sub>. Although this method was designed for op amps, it can be modified for instrumentation amplifiers. Refer to *Introduction to SAR ADC Front-End Component Selection* for details on this subject. #### **Component Selection** 1. Find the gain set resistor for the instrumentation amplifier to set the output swing to 0.2V to 4.8V. $$\begin{split} \text{Gain} &= \frac{V_{out}\_{max} - V_{out}\_{min}}{V_{in}\_{max} - V_{in}\_{min}} = \frac{4.9 \text{V} - 0.2 \text{V}}{5 \text{mV} - (-10 \text{mV})} = 306.7 \\ \text{Gain} &= 1 + \frac{49.4 \text{k}\Omega}{R_g} \\ \text{R}_g &= \frac{49.4 \text{k}\Omega}{\text{Gain} - 1.0} = \frac{49.4 \text{k}\Omega}{(306.7) - 1.0} = 151.6\Omega \text{ or } 162\Omega \text{ for standard } 0.1\% \text{ resistor} \end{split}$$ 2. Find the INA826 reference voltage (V<sub>ref</sub>) to shift the output swing to the proper voltage level. $$\begin{split} &V_{out} = Gain \cdot V_{in} + V_{ref\_INA} \\ &V_{ref\_INA} = V_{out} - Gain \cdot V_{in} = 4.8V - \left(1 + \frac{49.4k\Omega}{162\Omega}\right) \cdot \left(5mV\right) = 3.27V \end{split}$$ Select standard value resistors to set the INA826 reference voltage (V<sub>ref</sub> = 3.27V). Use Analog Engineer's Calculator ("Passive\Find Voltage Divider" section) to find standard values for the voltage divider. $$V_{\text{ref\_INA}} = \frac{R_2}{R_1 + R_2} \cdot V_{\text{in\_div}} = \frac{21.5k\Omega}{11.3k\Omega + 21.5k\Omega} \cdot (5V) = 3.277V$$ 4. Use the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* to determine if the INA826 is violating the common-mode range. #### **DC Transfer Characteristics** The following graph shows a linear output response for inputs from –5mV to +15mV. Refer to *Determining a SAR ADC's Linear Range when using Instrumentation Amplifiers* for detailed theory on this subject. Note that the output range is intentionally limited to –0.12V to 5.12V using Schottky diodes to protect the ADS8860. Note that Schottky diodes are used because the low forward voltage drop (typically less than 0.3V) keeps the output limit very near the ADC supply voltages. The absolute maximum rating for the ADS8860 is –0.3V < Vin < REF +0.3V. #### **AC Transfer Characteristics** The bandwidth is simulated to be 20.1kHz, and the gain is 49.7dB which is a linear gain of 305.8. See the video series on *Op Amps: Bandwidth 1* for more details on this subject. ### **Transient ADC Input Settling Simulation** The following simulation shows settling to a +15mV dc input signal. This type of simulation shows that the sample and hold kickback circuit is properly selected. Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject #### **Noise Simulation** The following simplified noise calculation is provided for a rough estimate. We neglect noise from the OPA192 as the instrumentation amplifier is in high gain, so its noise is dominant. $$\begin{split} E_{n} &= Gain \sqrt{{e_{NI}}^{2} + \left(\frac{e_{NO}}{Gain}\right)^{2}} \cdot \sqrt{K_{n} \cdot f_{c}} \\ E_{n} &= \left(305.8\right) \sqrt{\left(18nV \, / \, \sqrt{Hz}\right)^{2} + \left(\frac{110nV \, / \, \sqrt{Hz}}{305.8}\right)^{2}} \cdot \sqrt{1.57 \cdot \left(20.1 kHz\right)} = 978 \mu V \, / \, \sqrt{Hz} \end{split}$$ Note that calculated and simulated match well. Refer to *TI Precision Labs - Op Amps: Noise 4* for detailed theory on amplifier noise calculations, and *Calculating the Total Noise for ADC Systems* for data converter noise. ### **Optional Input Filter** The following figure shows a commonly used instrumentation amplifier input filter. The differential noise is filtered with $C_{\text{cm1}}$ and $C_{\text{cm2}}$ . Note that it is recommended that $C_{\text{dif}} \ge 10C_{\text{cm}}$ . This prevents conversion of common-mode noise to differential noise due to component tolerances. The following filter was designed for a differential cutoff frequency of 15kHz. $$\begin{split} \text{Let } C_{dif} &= \text{1nF and } f_{dif} = \text{15\,kHz} \\ R_{in} &< \frac{1}{4 \cdot \pi \cdot f_{dif} \cdot C_{dif}} = \frac{1}{4 \cdot \pi \cdot (\text{15\,kHz}) \cdot (\text{1nF})} = 5.305 \, \text{k}\Omega \text{ or } 5.23 \, \text{k}\Omega \text{ for } 1\% \text{ standard value} \\ C_{cm} &= \frac{1}{10} \cdot C_{dif} = \text{100\,pF} \\ f_{cm} &= \frac{1}{2 \cdot \pi \cdot R_{in} \cdot C_{cm}} = \frac{1}{2 \cdot \pi \cdot (\ 5.23 \, \text{k}\Omega) \cdot (\text{100pF})} = 304 \text{kHz} \\ f_{dif} &= \frac{1}{4 \cdot \pi \cdot R_{in} \cdot \left(C_{dif} + \frac{1}{2}C_{cm}\right)} = \frac{1}{4 \cdot \pi \cdot (\ 5.23 \, \text{k}\Omega) \cdot \left(\text{1nF} + \frac{1}{2} \cdot \text{100pF}\right)} = 14.5 \, \text{kHz} \end{split}$$ #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------| | ADS8860 | 16-bit resolution, SPI, 1Msps sample rate, single-ended input, Vref input range 2.5 V to 5.0 V. | www.ti.com/product/ADS8860 | www.ti.com/adcs | | OPA192 | Bandwidth 10MHz, Rail-to-Rail input and output, low noise $5.5 \text{nV/rtHz}$ , low offset $\pm 5\mu\text{V}$ , low offset drift $\pm 0.2\mu\text{V/°C}$ . (Typical values) | www.ti.com/product/OPA192 | www.ti.com/opamp | | INA826 | Bandwidth 1MHz (G = 1), low noise 18nV/rtHz, low offset $\pm 40\mu V$ , low offset drift $\pm 0.4\mu V/^{\circ}C$ , low gain drift 0.1ppm/ $^{\circ}C$ . (Typical values) | www.ti.com/product/INA826 | www.ti.com/inas | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files Source files for this design - http://www.ti.com/lit/zip/sbac184. # **Revision History** | Revision | Date | Change | |----------|------------|----------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | # Circuit for driving an ADC with an instrumentation amplifier in high gain Dale Li, Art Kay | Input | ADC Input | Digital Output ADS8568 | |--------------------|-------------|------------------------| | VinDiffMin = -8mV | CH_x = -10V | 8000H | | VinDiffMax = +22mV | CH_x = +10V | 7FFFH | | Power Supplies | | | | | |----------------|------|------|------|--| | AVDD Vee Vdd | | | | | | 5.0V | 3.3V | +15V | -15V | | # **Design Description** Instrumentation amplifiers are optimized for low noise, low offset, low drift, high CMRR and high accuracy but these instrument amplifiers may not be able to drive a precision ADC to settle the signal properly during the acquisition time of ADC. This design shows an example of how to set the gain and offset shift to amplify a low level asymmetric input signal. Also, the high gain limits the INA828 instrumentation amplifier bandwidth, so an OPA827 op amp is used as a buffer so that the ADS8568 full sampling rate can be achieved. A related cookbook circuit shows a simplified approach that does not include the wide bandwidth buffer (*Driving High Voltage SAR ADC with an Instrumentation Amplifier*), this simplified approach has limited sampling rate as compared to the buffered design in this document. Also *Driving High Voltage SAR ADC with a Buffered Instrumentation Amplifier*, analyzes this design in unity gain. This circuit implementation is applicable to all *Bridge Transducers in PLC's* and *Analog Input Modules* that require precision signal-processing and data-conversion. #### **Specifications** | Specification | Goal | Calculated | Simulated | |--------------------------|------------------|------------|-----------| | Transient Settling Error | >0.5 LSB (152µV) | NA | 0.36μV | | Noise | | 1.1mV | 1.14mV | | System Offset Error | | 33.6mV | NA | | System Offset Drift | | 334µV/⁰C | NA | | System Gain Error | | 0.53% | NA | | System Gain Drift | | 54.2ppm/°C | NA | #### **Design Notes** - 1. The bandwidth of instrumentation amplifiers is typically not enough to drive SAR data converters at a higher data rate. This is especially true when the instrumentation amplifier is in high gain. so a wide bandwidth driver is needed because the SAR ADC with switched-capacitor input structure has an input capacitor that needs to be fully charged during each acquisition time. The OPA827 buffer is added to allow the ADC to run at full sampling rate (ADS8568 510kSPS for parallel interface). - 2. Check the common-mode range of the amplifier using the *Common-Mode Input Range Calculator for Instrumentation Amplifiers* software tool. - 3. Select COG capacitors for C<sub>1</sub> and C<sub>filt</sub> to minimize distortion. - 4. The gain set resistor, R<sub>g</sub>, should be a 0.1% 20ppm/°C film resistors or better for low gain error and low gain drift. - 5. The *TI Precision Labs* video series covers the method for selecting the driver amplifier and the charge bucket circuit R<sub>fit</sub> and C<sub>fit</sub>. See *Introduction of SAR ADC Front-End Component Selection* for details. - 6. Set the cutoff of the filter between the op amp and instrumentation amplifier for anti aliasing and to minimize noise. See *Aliasing and Anti-aliasing Filters* for more details on aliasing and anti-aliasing filters. - 7. Because of the high instrumentation amplifier gain, the DC errors (offset, gain, and drift) are significant. Calibration is a good approach to minimizing these errors. See *Understanding and Calibrating the Offset and Gain for ADC Systems* for more details on calibration. #### **Component Selection** 1. Find the gain based on differential input signal and the ADS8568 full-scale input range. $$G = \frac{V_{out} - V_{out}}{V_{in} - V_{in}} = \frac{10V - (-10V)}{22mV - (-8mV)} = 666.7$$ $$R_g = \frac{50k\Omega}{G - 1} = \frac{50k\Omega}{666.7} = 75.1\Omega$$ $$R_g = 75.1\Omega \text{ standard value}$$ $$G = 1 + \frac{50k\Omega}{R_g} = 667.7$$ 2. The input signal in this design is $\pm 10$ -V high voltage signal, so the gain of INA828 should be set to 1 and no gain resistor ( $R_o$ ) is needed. $$V_{out} = G \cdot V_{in} + V_{ref}$$ $V_{ref} = V_{out} - G \cdot V_{in} = 10V - 667.7 \cdot 22mV = -4.667V$ 3. Use the Common-Mode Input Range Calculator for Instrumentation Amplifiers to determine if the INA826 is violating the common-mode range. The common-mode calculator in the following figure indicates that the output swing is ±14.9V for a 0-V common-mode input. - 4. Find the value for C<sub>filt</sub>, and R<sub>filt</sub> using TINA SPICE and the methods described in *Introduction of SAR ADC Front-End Component Selection* videos. The value of R<sub>filt</sub> and C<sub>filt</sub> shown in this document will work for these circuits; however, if you use different amplifiers you will have to use TINA SPICE to find new values. - 5. Select the RC filter between the INA828 and OPA827 based on your system requirements ( $f_{cRC} = 15.9$ kHz in this example). $$f_{cRC} = \frac{1}{2\pi \cdot R_1 \cdot C_1} = \frac{1}{2\pi \cdot (10k\Omega) \cdot (1pF)} = 15.9kHz$$ #### **DC Transfer Characteristics** The following graph shows a linear output response for inputs from differential –10V to +10V. See Determining a SAR ADC's Linear Range when using Instrumentation Amplifiers for detailed theory on this subject. The full-scale range (FSR) of the ADC falls within the linear range of the Instrumentation Amplifier. #### **AC Transfer Characteristics** The bandwidth for this design is simulated to be 14.8kHz and the gain is 56.4dB (667.7V/V). The bandwidth limit is set by a combination RC filter ( $f_{cRC} = 15.9 \text{kHz}$ ) and the instrumentation amplifier ( $f_{cINA} = 49.2 \text{kHz}$ ). # Transient ADC Input Settling Simulation (510kSPS) The OPA827 buffer (22-MHz GBW) is used because it is capable of responding to the rapid transients from the charge kickback of the ADS8568. The op-amp buffer allows the system to achieve the ADS8568 maximum sampling rate of 510kSPS. The following simulation shows settling to a full-scale DC input signal with the INA828 and OPA827 buffer, and ADS8568. This type of simulation shows that the sample and hold kickback circuit is properly selected to meet desired ½ of a LSB (152µV). See *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject. #### **Noise Simulation** The section walks through a simplified noise calculation for a rough estimate. We neglect the noise from the OPA827 as the noise of the INA828 is dominant also neglect resistor noise in this calculation as it is attenuated for frequencies greater than 15.92kHz. $$E_{n} = Gain \cdot \sqrt{e_{Nl}^{2} + \left(\frac{e_{NO}}{Gain}\right)^{2}} \cdot \sqrt{K_{n} \cdot f_{c}}$$ $$E_{n} = 667.7 \cdot \sqrt{\left(7nV / \sqrt{Hz}\right)^{2} + \left(\frac{90nV / \sqrt{Hz}}{667.7}\right)^{2}} \cdot \sqrt{1.57 \cdot 14.8 \text{kHz}} = 595 \mu V rms$$ Note that calculated and simulated match well (simulated = $563\mu V_{RMS}$ , calculated = $595\mu V_{RMS}$ ). See *TI Precision Labs - Op Amps: Noise 4* for detailed theory on amplifier noise calculations and *Calculating Total Noise for ADC Systems* for data converter noise. #### **Gain Error and Offset Estimates:** The following offset and offset drift calculations will be dominated by the instrumentation amplifier since it is in high gain. Gain error calculations include the gain error of the ADC and instrumentation amplifier. For offset and gain error, the maximum room temperature value is used. See *Statistics Behind Error Analysis* for details on system gain and offset error. # System Offset Calculation: $$V_{osi} = 50 \mu V$$ , $V_{oso} = 250 \mu V$ max at room temp $$G = 667.7V / V$$ $$V_{osRTI} = V_{osi} + \frac{V_{oso}}{G} = 50 \mu V + \frac{250 \mu V}{667.7} = 50.4 \mu V$$ $$V_{osRTO} = G \cdot V_{osRTI} = 667.7 \cdot 50.4 \mu V = 33.6 mV$$ $V_{os(System)} \approx 33.6 mV$ total system offset is dominated by INA828 offset # System Offset Drift Calculation: $$V_{\text{osDrift(INA828RTI)}} = 0.5 \, \mu V \big/ {}^{\text{o}} C$$ $$\textit{V}_{\textit{osDrift(INA828RTO)}} = \textit{G} \cdot \textit{V}_{\textit{osDrift(INA828RTI)}} = 667.7 \cdot 0.5 \mu \textit{V}/^{\circ}\textit{C} = 334 \,\mu \textit{V}/^{\circ}\textit{C}$$ $V_{osDrift(System)} \approx 334 \,\mu V/^{\circ}C$ the INA drift dominates because of the high gain. # System Gain Error Calculation: $$GE_{ine} = \pm 0.15\%$$ , max room temp INA828 $$GE_{Rg} = \pm 0.1\%$$ , Rg Tolerance $$GE_{ADS8568} = \pm 0.5\%$$ , max room temp ADS8568 $$GE_{total} = \sqrt{\left(GE_{ina}\right)^2 + \left(GE_{Rg}\right)^2 + \left(GE_{ADS8568}\right)^2} = \sqrt{\left(0.15\%\right)^2 + \left(0.1\%\right)^2 + \left(0.5\%\right)^2} = 0.53\%$$ # System Gain Drift Calculation: $$\frac{\Delta GE_{INA}}{\Delta T} \approx 50 ppm \, / \, ^{\circ}C$$ $$\frac{\Delta GE_{Rg}}{\Delta T}\approx 20\,ppm\,/\,^{\circ}C$$ $$\frac{\Delta GE_{ADC8568}}{\Delta T} \approx 6ppm/°C$$ $$\frac{\Delta GE_{System}}{\Delta T} \approx \sqrt{\left(50ppm \, / \, ^{\circ}C\right)^{2} + \left(20ppm \, / \, ^{\circ}C\right)^{2} + \left(6ppm \, / \, ^{\circ}C\right)^{2}} = 54.2ppm \, / \, ^{\circ}C$$ www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------| | ADS8568 | 16-bit resolution, SPI, 500kSPS sample rate, single-ended input, simultaneous sampling, internal reference, programmable range up to ±12V. | http://www.ti.com/product/ADS8568 | http://www.ti.com/adcs | | INA828 | Bandwidth 1MHz (G=1), low noise 18nV/√Hz, low offset ±40µV, low offset drift ±0.4µV/°C, low gain drift 0.1ppm/°C. (Typical values) | http://www.ti.com/product/INA828 | http://www.ti.com/inas | | OPA827 | Gain bandwidth 22MHz, low noise 4nV/√Hz, low offset ±75µV, low offset drift ±0.1µV/°C (Typical values) | http://www.ti.com/product/OPA827 | http://www.ti.com/opamp | # Link to Key Files See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. Source files for this circuit - http://www.ti.com/lit/zip/SBAC215. SBAA266A-February 2018-Revised March 2019 # Low-input bias-current front end SAR ADC circuit Mike Stout | Input | ADC Input | Digital Output ADC122S021 | |----------------|------------|---------------------------| | VinMin = 0.03V | IN1 = 0.14 | 115 = 0x073 | | VinMax = 1.07V | IN1 = 4.88 | 3998 = 0xF9E | | VinMin = 0V | IN2 = 0V | 0 = 0x000 | | VinMax = 1V | IN2 = 1V | 819 = 0x333 | | Power Supplies | | | |----------------|----|--| | V+, VA V- | | | | 5V | 0V | | # **Design Description** This design shows a low Ibias amplifier being used to drive a SAR ADC. A sensor with high output impedance requires an amplifier with a low input bias current to minimize errors. Examples of applications where this type of sensor might be used include *gas detectors*, *blood gas analyzers*, and *air quality detectors*. In this design, a pH probe is used for the sensor. The output impedance of a pH probe can be from $10M\Omega$ to $1000M\Omega$ . If a pH probe is used that has an output impedance of $10M\Omega$ with an op amp that has 3nA of input bias current, the error due to the input bias current of the op amp will be 30mV. Using the input signal amplitude and gain described in the *component selection* section, this 30mV equates to an error of about 2.9%. If an op amp with an input bias current of 3fA is used, the error is decreased to 30nV. The output of the pH sensor does not quickly change, so a lower speed ADC can be used. The value from the pH sensor changes as the temperature changes so a two channel ADC was selected so that one channel could be used to monitor the temperature. The ADC122S021 used in this design is a 2-channel, 12-bit, ADC that can sample up to 200ksps. #### **Specifications** | Specification | Calculated | Simulated | Measured | |---------------|------------|-----------|----------| | Ibias | 20fA | 118fA | 20fA | #### **Design Notes** - 1. Use COG (NPO) capacitors for C3 and C6. - 2. Each IC should have a bypass capacitor of 0.1μF. - 3. PCB layout is very important. See the LMP7721 Multi-Function Evaluation Board Users' Guide. - 4. The PCB must be clean. See the LMP7721 Multi-Function Evaluation Board Users' Guide. - 5. For more information on low leakage design, see Design femtoampere circuits with low leakage. #### **Component Selection** - 1. The output voltage of a pH sensor changes as the temperature changes. At 0°C it outputs 54.2mV/pH, at 25°C it outputs 59.16mV/pH, and at 100°C it outputs 74.04mV/pH. This means that the maximum swing of the pH sensor around the bias point of the pH sensor will be ±518.3mV at 100°C. The maximum output of the LMP7721 should be limited to ±2.4V to allow for headroom. That sets the gain of the LMP7721 at: - 2.4V / 0.5183V = 4.6V/V - Setting resistors R2 = $3.57k\Omega$ and R1 = $1k\Omega$ , will set this gain. - 2. Since the input of the LMP7721 must be from 0V to 5V, the pH sensor needs to be biased above ground. Resistors R3 = $13.7k\Omega$ and R4 = $1.69k\Omega$ in a voltage divider configuration will set the input of U1 to: - $5V \cdot 1.69k\Omega / (1.69k\Omega + 13.7k\Omega) = 549mV$ - U1 has a gain of 1V/V so the bias of the pH sensor will also be at 549mV. Since the pH sensor can swing –518.3mV below the bias point, this keeps the input of the LMP7721 above ground. The output of the LMP7721 will be centered at: - $0.549V \cdot 4.6V/V = 2.52V$ - and can swing ±2.4V above and below the center point. - 3. U5 is used to set the voltage of the guard ring. It is set with a gain of 1V/V and the input is the signal on the –IN pin of the LMP7721. - 4. The output of the LMP7721 is connected to one of the inputs of the ADC122S021 SAR ADC. The sampling capacitor of the ADC is 33pF and the external capacitor placed next to the pin of the ADC should be 10 times larger, or 330pF. A small resistor of 20Ω is added in series to isolate the capacitor from the LMP7721. - 5. Because the output of the pH sensor changes as the temperature changes the LM35, a temperature sensor, is connected to channel 2 of the ADC122S021. A 330-pF capacitor along with a 20-Ω series resistor is used on the output of the temperature sensor. www.ti.com # **DC Transfer Characteristics** The following graph shows the pH sensor input to the LMP7721, the Guard voltage, and the LMP7721 output. This data is for 100°C, when the pH sensor output has the largest possible output swing. ### Layout The PCB layout is very important for a low Ibias circuit. Current leakage will occur between two traces when there a voltage potential between the traces. This is the reason for the guard trace. The guard trace is set to a voltage close to the input voltage to minimize the leakage between the input of the LMP7721 and the outside world. The LMP7721 includes two unused pins (pins 2 and 7) that can be used to simplify the layout of a guard trace. The following image shows a sample layout. The output of the pH sensor and the +IN input of the LMP7721 are separated from the rest of the circuit by the guard trace, which is close to the input voltage. This will minimize the leakage on the input of the LMP7721. The bias of the pH sensor is located outside of the guard. Leakage between the bias point and the rest of the circuit is not important. Solder mask should not cover the area inside the guard trace. If there is a ground plane on the bottom side of the board or other internal planes, they should have a 'keep out' area underneath the guard area. #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------| | ADC122S021 | 12 bit, SPI, 2 channel, 50ksps to 200ksps, single ended input | www.ti.com/product/adc122s021 | www.ti.com/adcs | | LMP7721 | Ultra-low input bias current of 3fA, with a specified limit of ±20fA at 25°C, offset voltage ±26µV, GBW 17MHz | www.ti.com/product/lmp7721 | www.ti.com/opamps | | LMP7715 | Input offset voltage ±150µV, input bias current 100fA, input voltage noise 5.8nV/√Hz, gain bandwidth product 17MHz | www.ti.com/product/lmp7715 | www.ti.com/opamps | | LM35 | Calibrated directly in degrees Celsius, Linear + 10-mV/°C scale factor, 0.5°C ensured accuracy (at 25°C), rated for full –55°C to 150°C range | | www.ti.com/temperature | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # **Revision History** | Re | vision | Date | Change | |----|--------|------------|----------------------------------------------------------------------------------------------------------------| | | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | # High-side current shunt monitor circuit to 3-V single-ended ADC Art Kay | Input | ADC Input | Digital Output ADS7042 | |-------|-----------|--------------------------------------| | -6A | 0.3V | 19A <sub>H</sub> , 410 <sub>d</sub> | | +6A | 2.7V | E66 <sub>H</sub> , 3686 <sub>d</sub> | | Power Supplies | | | |-----------------------------------|-------|-----| | AVDD / V <sub>REF</sub> DVDD Vsup | | | | 3.0V | 1.65V | 40V | # **Design Description** Current shunt monitors are amplifiers that are optimized to read small shunt voltages over very wide common mode ranges. This example application uses the INA190A4 to translate a ±6-A current into a 0-V to 3-V range for the ADC. Note that this is a high sided current measurement with a 40V common mode range. Detailed theory on current sensing is covered in *Using current sense amplifiers to solve today's current sensing design challenges*. Compared to other current shunt devices the INA190 has very low offset voltage, bias current, and drift. This excellent DC performance allows smaller for smaller input voltage ranges without compromising accuracy as the offset is small compared to the input signal. The use of small shunt resistors is an advantage as the power dissipated in the shunt is smaller for smaller resistors for a given current level. The ADS7042 is a 12 bit 1MSPS SAR ADC with a 3V analog input range. The design shown in this document can be modified for other data converters and input ranges. This design can be used a wide range of applications where current needs to be monitored such as notebook computers, cell phones, and battery management. ### **Specifications** | Specification | Goal | Calculated | Simulated | |--------------------|------------------|------------|-----------| | Transient Settling | < 0.5LSB = 366µV | NA | 0.94µV | | Noise | NA | 3.5mVrms | 3.16mV | | Bandwidth | NA | 33kHz | 35kHz | #### **Design Notes** - 1. The tolerance in the shunt resistor, $R_{\text{SENSE}}$ , will translate into a gain error. Choose the tolerance according to your error budget. Note that the maximum specified gain error for the INA190A4 is 0.3% and a common tolerance 1-m resistor is 0.5% to 1.0%. - 2. Selection of the shunt resistor is covered in the component selection section. The objective is to minimize power dissipation while maintaining good accuracy. - 3. Use a C0G capacitor for $C_{FILT}$ to minimize distortion. - 4. The example design is for a bidirectional current source (for example, ±6A). A similar approach can be followed for an unidirectional current source (for example, 0A to 12A). The main difference is that the reference input pin would connect to ground as opposed to 1/2 V<sub>REF</sub>. ### **Component Selection** 1. Choose Rsense Resistor and find Gain for the current sense amplifier (bidirectional current) $$R_{sh} < \frac{P_{max}}{(I_{max})^2} = \frac{50mW}{(6A)^2} = 1.38m\Omega$$ Choose $$Rsh = 1m\Omega$$ $$\pm V_{out(range)} = \pm \frac{V_{REF}}{2} = \pm \frac{3V}{2} = \pm 1.5V$$ $$G_{\text{INA}} = \frac{\pm V_{\text{out(range)}}}{I_{\text{load(max)}} \cdot R_{\text{sh}}} = \frac{\pm 1.5 V}{6 A \cdot 1 m \Omega} = 250 V / V$$ Select INA190A4, G = 200V/V, Common Mode Range: -0.2 V to 40 V 2. Calculate the current sense amplifier output range $$V_{INA\_outmax} = G_{INA} \cdot \left(I_{load(max)} \cdot R_{sh}\right) + \frac{V_{REF}}{2} = 200V / V \cdot \left(6A \cdot 1m\Omega\right) + \frac{3V}{2} = 2.7V$$ $$V_{\textit{INA\_outmin}} = G_{\textit{INA}} \cdot \left(I_{\textit{load}(min)} \cdot R_{\textit{sh}}\right) + \frac{V_{\textit{REF}}}{2} = 200V \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot 10^{-10} \ / \ V \cdot \left(-6A \cdot 1m\Omega\right) + \frac{5V}{2} = 0.3V \cdot$$ 3. Find the INA190 output swing from the data sheet. Swing to Positive Rail = 3V - 40mV = 2.96V Swing to Negative Rail = 1mV The output is scaled for 0.3V to 2.7V, so this design has significant margin. If desired, a larger shunt resistor could be used to expand the usable range. 4. Offset Error impact on system error. OutputOffsetINA = $$V_{os} \cdot Gain = 15 \mu V \cdot 200 = 3 mV$$ OfsetADS7042 = $$3LSB \cdot 366 \,\mu V/LSB = 1.1 mV$$ $$TotalOffsetRSS = \sqrt{(3mV)^2 + (1.1mV)^2} = 3.2mV$$ $$Error(\%FSR) = \frac{3.2mV}{3V} \cdot 100 = 0.11\% \text{ of FSR}$$ #### **DC Transfer Characteristics** The following graph shows a linear output response for inputs from –7.5A to +7.5A. The required linear range is ±6A, so this circuit meets the requirement with design margin. #### **AC Transfer Characteristics** The data sheet specified bandwidth of 33kHz for the INA190A4 closely matches the simulated 35kHz bandwidth. The input ADC filter is designed to minimize charge kickback and does not limit the bandwidth ( $f_{c(ADC\ filter)} = 312kHz$ ). See *TI Precision Labs - Op Amps: Bandwidth 1* for more details on this subject. ### **Transient ADC Input Settling Simulation** The transient ADC simulation is performed for a near full scale input (VinADC = 2.3V), for a 100-kHz sampling rate. Note that the sampling rate needed to be adjusted as the INA190 does not have sufficient bandwidth to respond to the transient charge kickback from the ADC at full sampling rate. Refer to *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject. #### **Noise Simulation** The noise hand calculation follows. This calculation assumes that the filter is a first order but inspection of the bandwidth simulation shows a more complex response. $$E_n = G_n \cdot e_n \cdot \sqrt{K_n \cdot f_c}$$ $$E_n = 200 \cdot 75 \, nV / \sqrt{Hz} \cdot \sqrt{1.57 \cdot 35 kHz} = 3.5 \, mV \, rms$$ Note that the calculated and simulated match well. Refer to *TI Precision Labs - Op Amps: Noise 4* for detailed theory on amplifier noise calculations, and Calculating the Total Noise for ADC Systems for data converter noise. # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------| | ADS7042 | 12-bit resolution, SPI, 1MSPS sample rate, single-ended input, AVDD/Vref input range 1.6V to 3.6V. | http://www.ti.com/product/ADS7042 | http://www.ti.com/adcs | | INA190 | Low Supply voltage (1.7 V to 5.5 V), Wide Common-Mode (-0.2V to 40 V), Low Offset Voltage (Vos<15 $\mu$ V Max), Low Bias Current (500pA typ). | | http://www.ti.com/amplifier-<br>circuit/current-sense/analog-<br>output/products.html | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files TINA source files – http://www.ti.com/lit/zip/sbac230. SBAA329-December 2018 # Two-wire PT100 RTD measurement circuit with low-side reference Joseph Wu | Power Supplies | | | | |-----------------------------|----|------|--| | AVDD AVSS, DGND DVDD, IOVDD | | | | | 3.3V | 0V | 3.3V | | # **Design Description** This cookbook design describes a temperature measurement for a two-wire RTD using the ADS124S08. This design uses a ratiometric measurement for a PT100 type RTD with a temperature measurement range from –200°C to 850°C. Included in this design are ADC configuration register settings and pseudo code to configure and read from the device. This circuit can be used in applications such as *analog input modules* for PLCs, *lab instrumentation*, and *factory automation*. For more information about making precision ADC measurements with a variety of RTD wiring configurations, see *A Basic Guide to RTD Measurements*. #### **Design Notes** - Use supply decoupling capacitors for both the analog and digital supplies. AVDD must be decoupled with at least a 330-nF capacitor to AVSS. DVDD and IOVDD (when not connected to DVDD) must be decoupled with at least a 0.1-μF capacitor to DGND. See the ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference data sheet for details on power supply recommendations. - 2. Do not route the excitation currents through input filter resistors, using the same pin as an ADC input and as the output for an IDAC current source. Excitation currents reacting with series resistance adds error to the measurement. - 3. A 1-μF capacitor is required between REFOUT and REFCOM to enable the internal reference for the IDAC current. - 4. Use a precision reference resistor with high accuracy and low drift. Because the measurement is ratiometric, accuracy is dependent on the error of this reference resistor. A 0.01% resistor contributes a gain error similar to that as the ADC. - 5. When possible, use C0G (NPO) ceramic capacitors for input filtering. The dielectric used in these capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. - 6. Input filtering for the ADC inputs and the reference inputs are selected using standard capacitor values and 1% resistor values. An example design and analysis of these filters is found in the RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices application report. - 7. This design shows connections to three input pins of the ADC multiplexer. Remaining analog inputs may be used for RTD, thermocouple, or other measurements. - 8. The two-wire RTD measurement is the least accurate of RTD measurements because the lead resistance error cannot be removed. For measurements with more accurate RTD wiring configurations, see *A Basic Guide to RTD Measurements*. # **Component Selection** 1. Identify the range of operation for the RTD. As an example, a PT100 RTD has a range of approximately $20\Omega$ to $400\Omega$ if the temperature measurement range is from $-200^{\circ}$ C to $850^{\circ}$ C. The reference resistor must be larger than the maximum RTD value. The reference resistance and PGA gain determines the positive full scale range of the measurement. 2. Determine values for the IDAC excitation current and reference resistor. The excitation current source in this design is selected to be 1mA. This maximizes the value of the RTD voltage while keeping the self-heating of the RTD low. The typical range of RTD self-heating coefficients is 2.5mW/°C for small, thin-film elements and 65mW/°C for larger, wire-wound elements. With 1-mA excitation at the maximum RTD resistance value, the power dissipation in the RTD is less than 0.4mW and keeps the measurement errors from self-heating to less than 0.01°C. After selecting the IDAC current magnitude, set $R_{\text{REF}} = 1620\Omega$ . This sets the reference at 1.62V and the maximum RTD voltage is 400mV. The reference voltage acts as a level shift to place the input measurement to near mid-supply, putting the measurement in the PGA input operating range. With these values, the PGA gain can be set to 4 so that the maximum RTD voltage is near the positive full scale range without exceeding it. The reference resistor, $R_{REF}$ must be a precision resistor with high accuracy and low drift. Any error in $R_{REF}$ reflects the same error in the RTD measurement. The REFP0 and REFN0 pins are shown connecting to the $R_{REF}$ resistor as a Kelvin connection to get the best measurement of the reference voltage. This eliminates any series resistance as an error from the reference resistance measurement. Using the maximum RTD resistance, the ADC input voltages are calculated in the following equations. $$\begin{split} &V_{\text{AIN1}} = I_{\text{IDAC1}} \bullet (R_{\text{RTD}} + R_{\text{REF}}) = 1 \text{mA} \bullet (400\Omega + 1620\Omega) = 2.02 \text{V} \\ &V_{\text{AIN2}} = I_{\text{IDAC1}} \bullet R_{\text{REF}} = 1 \text{mA} \bullet 1620\Omega = 1.62 \text{V} \\ &V_{\text{INMAX}} = 1 \text{mA} \bullet 400\Omega = 400 \text{mV} \end{split}$$ 3. Verify that the design is within the range of operation of the ADC. First, verify that $V_{AIN1}$ and $V_{AIN2}$ are within the input range of the PGA given that the gain is 4 and that AVDD is 3.3V and AVSS is 0V. As the *ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference* data sheet shows, the absolute input voltage must satisfy the following: $$\begin{aligned} &\text{AVSS} + 0.15 \text{V} + [|\text{V}_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < \text{AVDD} - 0.15 \text{V} - [|\text{V}_{\text{INMAX}}| \ (\text{Gain} - 1) \ / \ 2] \\ &0 \text{V} + 0.15 \text{V} + [|\text{V}_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < 3.3 \text{V} - 0.15 \text{V} - [|\text{V}_{\text{INMAX}}| \ (\text{Gain} - 1) \ / \ 2] \\ &0.75 < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < 2.55 \text{V} \end{aligned}$$ Because the maximum and minimum input voltages seen at AIN1 and AIN2 (2.02 V and 1.62 V) are between 0.75V and 2.55V, the inputs are in the PGA operating range. Second, verify that the voltage at the IDAC output pin is within the current source compliance voltage. The IDAC pin is AINO, which have the same voltage as AIN1. At the maximum voltage, V<sub>AINO</sub> is 2.02V. As shown in the Electrical Characteristics table in the *ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference* data sheet, the output voltage of the IDAC must be between AVSS and AVDD – 0.6V for an IDAC current of 1mA. In this example, with AVDD = 3.3V, the IDAC output must be: $$\begin{split} & \text{AVSS} < \text{V}_{\text{AIN0}} = \text{V}_{\text{AIN1}} < \text{AVDD} - 0.6\text{V} \\ & \text{0V} < \text{V}_{\text{AIN0}} < 2.7\text{V} \end{split}$$ With the previous result, the output compliance of the IDAC is satisfied. 4. Select values for the differential and common-mode filtering for the ADC inputs and reference inputs. This design includes differential and common-mode input RC filtering. The bandwidth of the differential input filtering is set to be at least 10 × higher than the data rate of the ADC. The common-mode capacitors are selected to be 1/10 of the value the differential capacitor. Because of capacitor selection, the bandwidth of common-mode input filtering is approximately 20 × higher than the differential input filtering. While series filter resistors offer some amount of input protection, keep the input resistors lower than $10k\Omega$ , to allow for proper input sampling for the ADC. With input filtering, differential signals are attenuated at a lower frequency than the common-mode signals, which are significantly rejected by the PGA of the device. Mismatches in common-mode capacitors cause an asymmetric noise attenuation, appearing as a differential input noise. With a lower bandwidth for differential signals, the effects from the mismatch of input common-mode capacitors be reduced. Input filtering for the ADC inputs and reference inputs are designed for the same bandwidth. In this design, the data rate is chosen to be 20SPS using the low-latency filter of the ADS124S08. This filtering provides a low noise measurement with single-cycle settling and the ability to reject 50-Hz and 60-Hz line noise. For the ADC input filtering, the bandwidth frequency for the differential and common-mode filtering is approximated in the following equations. $$\begin{split} f_{\text{IN\_DIFF}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN\_DIFF}} \ (R_{\text{RTD}} + 2 \bullet R_{\text{IN}})] \\ f_{\text{IN\_CM}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN\_CM}} \ (R_{\text{RTD}} + R_{\text{IN}} + R_{\text{REF}})] \end{split}$$ For the ADC input filtering, $R_{\text{IN}} = 4.99 \text{k}\Omega$ , $C_{\text{IN\_DIFF}} = 47 \text{nF}$ , and $C_{\text{IN\_CM}} = 4.7 \text{nF}$ . This sets the differential filter bandwidth to 330 Hz and the common-mode filter bandwidth to 5kHz. Similarly, the bandwidth for the reference input filtering is approximated in the following equations. $$\begin{split} f_{\text{REF\_DIFF}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{REF\_DIFF}} \bullet (R_{\text{REF}} + 2 \bullet R_{\text{IN\_REF}})] \\ f_{\text{REF\_CM}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{REF\_CM}} \bullet (R_{\text{REF}} + R_{\text{IN\_REF}})] \end{split}$$ For the reference input filtering, $R_{\text{IN\_REF}} = 4.32 \text{k}\Omega$ , $C_{\text{REF\_DIFF}} = 47 \text{nF}$ , and $C_{\text{REF\_CM}} = 4.7 \text{nF}$ . This sets the differential filter bandwidth to 330 Hz and the common-mode filter bandwidth to 5.7kHz. Matching the ADC input and reference input filtering may not be possible. However, keeping the bandwidths close may reduce the noise in the measurement. For an in-depth analysis of component selection for input filtering, see the *RTD Ratiometric*Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices application report. ### **Measurement Conversion** RTD measurements are typically ratiometric measurements. Using a ratiometric measurement, the ADC output code does not need to be converted to a voltage. This means that the output code gives a measurement only as a ratio of the value of the reference resistor and does not require a precise value for the excitation current. The only requirement is that the current through the RTD and reference resistor are the same. Equations for the measurement conversion are shown for a 24-bit ADC: Output Code = $$2^{23} \bullet Gain \bullet (V_{RTD} / V_{REF}) = 2^{23} \bullet Gain \bullet (I_{IDAC1} \bullet R_{RTD}) / (I_{IDAC1} \bullet R_{REF}) = 2^{23} \bullet Gain \bullet (R_{RTD} / R_{REF})$$ (1) $$R_{RTD} = R_{REF} \cdot [Output Code / (Gain \cdot 2^{23})]$$ (2) The ADC converts the measurement to the RTD equivalent resistance. Because of non-linearity in the RTD response, the conversion of the resistance to temperature requires an calculation from equation or lookup table. For more information about the conversion of RTD resistance to temperature, see *A Basic Guide to RTD Measurements*. # **Register Settings** # Configuration Register Settings for a Two-Wire PT100 RTD Measurement Circuit with Low-Side Reference Using the ADS124S08 | Register<br>Address | Register Name | Setting | Description | |---------------------|---------------|---------|--------------------------------------------------------------------------------------------------------------------------| | 02h | INPMUX | 12h | Select AIN <sub>P</sub> = AIN1 and AIN <sub>N</sub> = AIN2 | | 03h | PGA | 0Ah | PGA enabled, Gain = 4 | | 04h | DATARATE | 14h | Continuous conversion mode, low-latency filter, 20-SPS data rate | | 05h | REF | 02h | Positive and negative reference buffers enabled, REFP0 and REFN0 reference inputs selected, internal reference always on | | 06h | IDACMAG | 07h | IDAC magnitude set to 1mA | | 07h | IDACMUX | F0h | IDAC1 set to AIN0, IDAC2 disabled | | 08h | VBIAS | 00h | VBIAS not used for any input | | 09h | SYS | 10h | Normal mode of operation | ### **Pseudo Code Example** The following shows a pseudo code sequence with the required steps to set up the device and the microcontroller that interfaces to the ADC to take subsequent readings from the ADS124S0x in continuous conversion mode. The dedicated $\overline{DRDY}$ pin indicates availability of new conversion data. Pseudo code is shown without the use of the STATUS byte and CRC data verification. ADS124S08 firmware example code is available from the ADS124S08 product folder. ``` Configure microcontroller for SPI mode 1 (CPOL = 0, CPHA = 1) Configure microcontroller GPIO for /DRDY as a falling edge triggered interrupt input Set CS low; Send 06; // RESET command to make sure the device is properly reset after power-up Set CS high; Set CS low; // Configure the device // WREG starting at 02h address Send 42 // Write to 6 registers // Select AINP = AIN1 and AINN = AIN2 // PGA enabled, Gain = 4 14 // Continuous conversion mode, low-latency filter, 20-SPS data rate // Positive and negative reference buffers enabled, // REFPO and REFNO reference selected, internal reference always on // IDAC magnitude set to 1 mA F0; // IDAC1 set to AIN0, IDAC2 disabled Set CS high; Set CS low; // For verification, read back configuration registers Send 22 // RREG starting at 02h address // Read from 6 registers 00 00 00 00 00 00; // Send 6 NOPs for the read Set CS high; Set CS low; Send 08; // Send START command to start converting in continuous conversion mode; Set CS high; Loop Wait for DRDY to transition low; Set CS low; Send 12 // Send RDATA command 00 00 00; // Send 3 NOPs (24 SCLKs) to clock out data Set CS high; Set CS low; //STOP command stops conversions and puts the device in standby mode; Send OA; Set CS to high; ``` # **RTD Circuit Comparison Table** | RTD Circuit Topology | Advantages | Disadvantages | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Two-wire RTD, low-side reference | Least expensive | Least accurate, no lead-resistance cancellation | | Three-wire RTD, low-side reference, two IDAC current sources | Allows for lead-resistance cancellation | Sensitive to IDAC current mismatch, mismatch can be removed by swapping IDAC currents and averaging two measurements | | Three-wire RTD, low-side reference, one IDAC current source | Allows for lead-resistance cancellation | Requires two measurements, first for RTD measurement, second for lead-resistance cancellation | | Three-wire RTD, high-side reference, two IDAC current sources | Allows for lead-resistance cancellation, less sensitive to IDAC mismatch than using low side reference | Requires extra resistor for biasing, added voltage may not be compatible with low supply operation | | Four-wire RTD, low-side reference | Most accurate, no lead-resistance error | Most expensive | # **Design Featured Devices** | Device | Key Features | Link | Other Possible<br>Devices | |--------------------------|------------------------------------------------------------------------------------------------------|------------------------------|---------------------------| | ADS124S08 | 24-Bit, 4kSPS, 12-Ch Delta-Sigma ADC With PGA and Voltage Reference for Precision Sensor Measurement | www.ti.com/product/ADS124S08 | Link to similar devices | | ADS114S08 <sup>(1)</sup> | 16-Bit, 4kSPS, 12-Ch Delta-Sigma ADC With PGA and Voltage Reference for Precision Sensor Measurement | www.ti.com/product/ADS114S08 | Link to similar devices | <sup>(1)</sup> The ADS114S08 is a 16-bit version of the ADS124S08 and may be used in similar applications. ### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ### **Additional Resources** - Texas Instruments, ADS124S08 Evaluation Module - Texas Instruments, ADS1x4S08 Evaluation Module User's Guide - Texas Instruments, ADS1x4S08 Firmware Example Code - Texas Instruments, A Basic Guide to RTD Measurements Application Report - Texas Instruments, RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices Application Report ### For direct support from TI Engineers use the E2E community e2e.ti.com SBAA310-December 2018 # Three-wire PT100 RTD measurement circuit with high-side reference and two IDAC current sources Joseph Wu, Chris Hall | Power Supplies | | | | |----------------------|----|------|--| | AVDD AVSS, DGND DVDD | | | | | 5V | 0V | 3.3V | | # **Design Description** This cookbook design describes a temperature measurement for a three-wire RTD using the ADS1261. This design uses a ratiometric measurement with a high-side reference using two matched excitation current sources for a PT100 type RTD with a temperature measurement range from –200°C to 850°C. Included in this design are ADC configuration register settings and pseudo code to configure and read from the device. This circuit can be used in applications such as *analog input modules* for PLCs, *lab instrumentation*, and *factory automation*. For more information about making precision ADC measurements with a variety of RTD wiring configurations, see *A Basic Guide to RTD Measurements*. ### **Design Notes** - Use supply decoupling capacitors for both the analog and digital supplies. Place 0.1-μF and 10-μF capacitors between AVDD and AVSS (ground). Connect a 1-μF capacitor from DVDD to the ground plane. Connect a 1-μF capacitor from BYPASS to the ground plane. See the ADS126x Precision, 5-Channel and 10-Channel, 40-kSPS, 24-Bit, Delta-Sigma ADCs With PGA and Monitors data sheet for details on power-supply recommendations. - 2. Do not route the excitation currents through input filter resistors, using the same pin as an ADC input and as the output for an IDAC current source. Excitation currents reacting with series resistance adds error to the measurement. - A 10-μF capacitor is required between REFOUT and REFCOM to enable the internal reference for the IDAC current. - 4. Use a precision reference resistor with high accuracy and low drift. Because the measurement is ratiometric, accuracy is dependent on the error of this reference resistor. A 0.01% resistor contributes a gain error similar to that as the ADC. - 5. When possible, use C0G (NPO) ceramic capacitors for input filtering. The dielectric used in these capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. - 6. Input filtering for the ADC inputs and the reference inputs are selected using standard capacitor values and 1% resistor values. An example design and analysis of these filters is found in RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices. - 7. This design shows connections to six input pins of the ADC multiplexer. Remaining analog inputs may be used for other measurements, such as bridge measurements with AC excitation. - 8. Because of lead-resistance cancellation, the three-wire measurement offers more accuracy than comparable two-wire RTD measurements. Using a high-side reference for this design significantly reduces the error from IDAC current mismatch seen in three-wire RTD measurements using a low-side reference. For measurements with other RTD wiring configurations, see *A Basic Guide to RTD Measurements*. ### **Component Selection** 1. Identify the range of operation for the RTD. As an example, a PT100 RTD has a range of approximately $20\Omega$ to $400\Omega$ if the temperature measurement range is from $-200^{\circ}$ C to $850^{\circ}$ C. The reference resistor must be larger than the maximum RTD value. The reference resistance and PGA gain determines the positive full scale range of the measurement. 2. Use two matched IDAC current sources to cancel the lead-resistance error. Two matched IDAC current sources are used for lead-resistance cancellation. Assuming the resistances of lead 1 and lead 2 are the same, and the currents of IDAC1 and IDAC2 are the same, then the lead-resistance error is cancelled. Cancellation can be shown through the measured voltages at AIN2 and AIN3. IDAC1 drives current into the reference resistor $R_{\text{REF}}$ and the RTD through lead 1. IDAC2 drives current into lead 2. First, assume that the input protection shown in the circuit has no voltage drop. The voltages at AIN2 and AIN3 are calculated with the following equations. $$\begin{aligned} V_{\text{AIN2}} &= I_{\text{IDAC1}} \bullet (R_{\text{LEAD1}} + R_{\text{RTD}}) + (I_{\text{IDAC1}} + I_{\text{IDAC2}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}}) \\ V_{\text{AIN3}} &= I_{\text{IDAC2}} \bullet R_{\text{LEAD2}} + (I_{\text{IDAC1}} + I_{\text{IDAC2}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}}) \end{aligned}$$ The measurement of the ADC is the difference between AIN2 and AIN3, which is the subtraction of the previous equations. $$\begin{aligned} V_{\text{AIN2}} - V_{\text{AIN3}} &= [I_{\text{IDAC1}} \bullet (R_{\text{LEAD1}} + R_{\text{RTD}} + R_{\text{BIAS}}) + (I_{\text{IDAC1}} + I_{\text{IDAC2}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC2}} \bullet R_{\text{LEAD2}} + (I_{\text{IDAC1}} + I_{\text{IDAC2}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC2}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC2}} \bullet R_{\text{IDAC3}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC2}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{IDAC3}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{BIAS}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3}} + R_{\text{LEAD3}})] - [I_{\text{IDAC3}} \bullet R_{\text{LEAD3}} + (I_{\text{IDAC3}} \bullet R_{\text{LEAD3}}) \bullet (R_{\text{LEAD3$$ Then, the $R_{LEAD3}$ and $R_{BIAS}$ terms drop out. $$V_{AIN2} - V_{AIN3} = I_{IDAC1} \bullet (R_{LEAD1} + R_{RTD}) - I_{IDAC2} \bullet R_{LEAD2}$$ If $R_{LEAD1}$ and $R_{LEAD2}$ are equal and $I_{IDAC1}$ and $I_{IDAC2}$ are equal (to become $I_{IDAC}$ ), then the lead resistance errors cancel to leave the following equation: $$V_{AIN2} - V_{AIN3} = I_{IDAC} \cdot R_{RTD}$$ 3. Determine values for the IDAC excitation currents and reference resistor. The excitation current source in this design is selected to be $500\mu A$ . This maximizes the value of the RTD voltage while keeping the self-heating of the RTD low. The typical range of RTD self-heating coefficients is $2.5 \text{mW}/^{\circ}\text{C}$ for small, thin-film elements and $65 \text{mW}/^{\circ}\text{C}$ for larger, wire wound elements. With $500 \text{-} \mu A$ excitation at the maximum RTD resistance value, the power dissipation in the RTD is less than 0.4 mW and keeps the measurement errors from self-heating to less than $0.005 ^{\circ}\text{C}$ . After selecting the IDAC current magnitude, set $R_{REF} = 3.52 k\Omega$ . Using a 500- $\mu$ A excitation current sets the reference at 1.76V and the maximum RTD voltage is 200mV. With these values, the PGA gain can be set to 8 so that the maximum RTD voltage is near the positive full scale range without exceeding it. The reference resistor, $R_{REF}$ must be a precision resistor with high accuracy and low drift. Any error in $R_{REF}$ reflects the same error in the RTD measurement. The REFP and REFN pins (AIN0 and AIN1) are shown connecting to the $R_{REF}$ resistor as a Kelvin connection to get the best measurement of the reference voltage. This eliminates any series resistance as an error from the reference resistance measurement. Note that for a high-side reference, the current flowing through the reference resistor and the RTD are the same. For a three-wire RTD measurement with a low-side reference, the IDAC current mismatch is a large contributor to the error. In this design, the mismatch only leads to a smaller error in the lead-resistor cancellation, rather than a larger gain error in the RTD measurement. 4. Set R<sub>BIAS</sub> and verify that the design is within the range of operation of the ADC. Once the reference resistance, IDAC current magnitudes, and ADC gain are set, select the $R_{\text{BIAS}}$ resistance to set the bias voltage of the input measurement. Normally, $R_{\text{BIAS}}$ is selected to set the input to the mid-supply voltage. However, there is a large total sum of the voltage drop across the reference resistor, the RTD resistance, the bias resistor, and any optional input protection used in the circuit. It is important that the $R_{\text{BIAS}}$ input offset is high enough to keep the RTD measurement voltage in the PGA input range, but not too high so that the excitation current output pin is within the compliance voltage of the IDAC. Setting $R_{\text{BIAS}}$ of $1.1\text{k}\Omega$ meets this requirement. Using the maximum RTD resistance of $400\Omega$ , the ADC input voltages are calculated in the following equations. The small lead resistances can be ignored for this calculation. $$\begin{split} V_{\text{AIN2}} &= \left(I_{\text{IDAC1}} \bullet R_{\text{RTD}}\right) + \left[\left(I_{\text{IDAC1}} + I_{\text{IDAC2}}\right) \bullet R_{\text{BIAS}}\right] = 1.3V \\ V_{\text{AIN3}} &= \left(I_{\text{IDAC1}} + I_{\text{IDAC2}}\right) \bullet R_{\text{BIAS}} = 1 \text{mA} \bullet 1.1 \text{k}\Omega = 1.1V \\ V_{\text{INMAX}} &= 500 \mu \text{A} \bullet 400 \Omega = 200 \text{mV} \end{split}$$ First, verify that the voltage at AIN2 and AIN3 are within the input range of the PGA given that the gain is 8 and that AVDD is 5V and AVSS is 0V. As shown in the ADS126x Precision, 5-Channel and 10-Channel, 40-kSPS, 24-Bit, Delta-Sigma ADCs With PGA and Monitors data sheet, the absolute input voltage must satisfy the following: $$\begin{aligned} & \text{AVSS} + 0.3\text{V} + [|V_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < V_{\text{AIN2}}, \ V_{\text{AIN3}} < V_{\text{AVDD}} - 0.3\text{V} - [|V_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] \\ & 0.3\text{V} + [|0.2\text{V}| \bullet (8 - 1) \ / \ 2] < V_{\text{AIN2}}, \ V_{\text{AIN3}} < 5\text{V} - 0.3\text{V} - [|0.2\text{V}| \bullet (8 - 1) \ / \ 2] \\ & 1\text{V} < V_{\text{AIN3}}, \ V_{\text{AIN3}} < 4\text{V} \end{aligned}$$ Because the maximum and minimum input voltage seen at AIN2 and AIN2 (1.1V and 1.3V) are between 1V and 4V, the inputs are in the PGA operating range. Second, verify that the IDAC output pin voltages are within the compliance voltage. The IDAC current output voltage is highest and most limited by output compliance when the RTD voltage is at a maximum as the following equation shows. As before, we can ignore the low voltage contribution of the lead resistance. $$V_{IDAC1} = V_{BIAS} + V_{RTD} + V_{D} + V_{REF}$$ $V_{IDAC1} = 1V + 0.2V + 0.3V + 1.76V = 3.26V$ The maximum RTD voltage is 200mV and a drop of 300mV is assumed for an input protection Schottky diode ( $V_D$ ). The IDAC current compliance range is listed in the *Electrical Characteristics* table under the *Current Sources* section of the ADS126x Precision, 5-Channel and 10-Channel, 40-kSPS, 24-Bit, Delta-Sigma ADCs With PGA and Monitors data sheet. The IDAC current compliance range is given by the following equation. ``` AVSS < V_{IDAC1} < AVDD - 1.1V ``` In this example design, AVDD is 5V and reduces the following: $$0V < V_{IDAC1} < 3.9V$$ With the previous equation, the output compliance of the IDAC1 pin is satisfied. Because the IDAC2 pin is always at a lower voltage than IDAC1 voltage, both current sources are in the compliance range. The schematic is shown with two optional input protection diodes. These low $V_F$ diodes provide input fault protection for the IDAC current sources, and may be replaced with series resistances. If series resistance is used, then the added diode voltage of 0.3V is replaced with the voltage from $I_{IDAC}$ across the new series resistance for equations verifying the IDAC output pin compliance voltage. Third, verify that the reference voltage is within the reference voltage input range for the ADC. For the ADS1261, the differential reference input voltage range is shown in the *Recommended Operating Conditions* of the ADS126x Precision, 5-Channel and 10-Channel, 40-kSPS, 24-Bit, Delta-Sigma ADCs With PGA and Monitors data sheet as the following equation. $$0.9V < V_{REFP} - V_{REFN} < AVDD - AVSS$$ $0.9V < 1.76V < 5V$ Also verify the absolute negative reference input voltage and verify the absolute positive reference input voltage with the following equations. Calculations show that the reference voltages are within the input range of the ADC reference. $$\begin{aligned} & \text{AVSS} - 0.05\text{V} < \text{V}_{\text{REFN}} = \text{V}_{\text{BIAS}} + \text{V}_{\text{RTD}} + \text{V}_{\text{D}} < \text{V}_{\text{REFP}} - 0.9\text{V} \\ & -0.05\text{V} < 1.5\text{V} < 4.1\text{V} \\ & \text{V}_{\text{REFN}} < \text{V}_{\text{REFP}} = \text{V}_{\text{BIAS}} + \text{V}_{\text{RTD}} + \text{V}_{\text{D}} + \text{V}_{\text{REF}} < \text{AVDD} + 0.05\text{V} \\ & 1.5\text{V} < 3.26\text{V} < 5.05\text{V} \end{aligned}$$ Select values for the differential and common-mode input filtering for the ADC inputs and reference inputs. This design includes differential and common-mode input RC filtering. The bandwidth of the differential input filtering is set to be at least 10 × higher than the data rate of the ADC. The common-mode capacitors are selected to be 1/10 of the value the differential capacitor. Because of capacitor selection, the bandwidth of common-mode input filtering is approximately 20 × higher than the differential input filtering. While series filter resistors offer some amount of input protection, keep the input resistors lower than $10k\Omega$ , to allow for proper input sampling for the ADC. With input filtering, differential signals are attenuated at a lower frequency than the common-mode signals, which are significantly rejected by the PGA of the device. Mismatches in common-mode capacitors cause an asymmetric noise attenuation, appearing as a differential input noise. With a lower bandwidth for differential signals, the effects from the mismatch of input common-mode capacitors be reduced. Input filtering for the ADC inputs and reference inputs are designed for the same bandwidth. In this design, the data rate is chosen to be 20SPS using the low-latency filter of the ADS1261. This filtering provides a low noise measurement with single-cycle settling and the ability to reject 50-Hz and 60-Hz line noise. For the ADC input filtering, the bandwidth frequency for the differential and common-mode filtering is approximated in the following equations. $$\begin{split} f_{\text{IN\_DIFF}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN\_DIFF}} \ (R_{\text{RTD}} + 2 \bullet R_{\text{IN}})] \\ f_{\text{IN CM}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN CM}} \ (R_{\text{RTD}} + R_{\text{IN}} + R_{\text{BIAS}})] \end{split}$$ For the ADC input filtering, $R_{IN} = 4.99k\Omega$ , $C_{IN\_DIFF} = 47nF$ , and $C_{IN\_CM} = 4.7nF$ . This sets the differential filter bandwidth to 330Hz and the common-mode filter bandwidth to 5.4kHz. Similarly, the bandwidth for the reference input filtering is approximated in the following equations. $$\begin{split} f_{\text{REF\_DIFF}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{REF\_DIFF}} \bullet (R_{\text{REF}} + 2 \bullet R_{\text{IN\_REF}})] \\ f_{\text{REF\_CM}} &= 1 \ / \ \{2 \bullet \pi \bullet C_{\text{REF\_CM}} \bullet [R_{\text{IN\_REF}} + (\frac{1}{2} \bullet R_{\text{REF}}) + R_{\text{RTD}} + R_{\text{BIAS}}]\} \end{split}$$ For the reference input filtering, $R_{\text{IN\_REF}} = 3.32 \text{k}\Omega$ , $C_{\text{REF\_DIFF}} = 47 \text{nF}$ , and $C_{\text{REF\_CM}} = 4.7 \text{nF}$ . This sets the differential filter bandwidth to 330Hz and the common-mode filter bandwidth to 5.3kHz. Matching the ADC input and reference input filtering is not always possible in a design. However, keeping the bandwidths close may reduce noise in the measurement. For an in-depth analysis of component selection for input filtering, see *RTD Ratiometric Measurements* and *Filtering Using the ADS1148 and ADS1248 Family of Devices*. www.ti.com ### **Measurement Conversion** RTD measurements are typically ratiometric measurements. Using a ratiometric measurement, the ADC output code does not need to be converted to a voltage. This means that the output code gives a measurement only as a ratio of the value of the reference resistor and does not require a precise value for the excitation current. The only requirement is that the current through the RTD and reference resistor are the same. Equations for the measurement conversion are shown for a 24-bit ADC: Output Code = $$2^{23} \cdot \text{Gain} \cdot (V_{RTD} / V_{REF}) = 2^{23} \cdot \text{Gain} \cdot (I_{IDAC1} \cdot R_{RTD}) / (I_{IDAC1} \cdot R_{REF}) = 2^{23} \cdot \text{Gain} \cdot (R_{RTD} / R_{REF})$$ $R_{RTD} = R_{REF} \cdot [\text{Output Code} / (\text{Gain} \cdot 2^{23})]$ The ADC converts the measurement to the RTD equivalent resistance. Because of non-linearity in the RTD response, the conversion of the resistance to temperature requires an calculation from equation or lookup table. For more information about the conversion of RTD resistance to temperature, see *A Basic Guide to RTD Measurements*. ### **Register Settings** # Configuration Register Settings for a 3-Wire RTD Measurement with High-Side Reference and Two IDAC Current Sources Using the ADS1261 | Register<br>Address | Register Name | Setting | Description | |---------------------|---------------|---------|---------------------------------------------------------------------| | 02h | MODE0 | 24h | 20SPS, FIR digital filter | | 03h | MODE1 | 01h | Normal mode, Continuous conversion, 50 µs delay between conversions | | 04h | MODE2 | 00h | GPIOs disabled | | 05h | MODE3 | 00h | No power-down, no STATUS or CRC byte, timeout disabled | | 06h | REF | 1Ah | Internal reference enabled, REFP = AIN0, REFN = AIN1 | | 0Dh | IMUX | 4Ah | IDAC2 = AIN4, IDAC1 = AINCOM | | 0Eh | IMAG | 44h | IMAG2 = IMAG1 = 500μA | | 0Fh | RESERVED | 00h | Reserved | | 10h | PGA | 03h | PGA enabled, Gain = 8 | | 11h | INPMUX | 34h | Select AIN <sub>P</sub> = AIN2 and AIN <sub>N</sub> = AIN3 | | 12h | INPBIAS | 00h | VBIAS voltages and burnout current sources disabled | ### **Pseudo Code Example** The following shows a pseudo code sequence with the required steps to set up the device and the microcontroller that interfaces to the ADC to take subsequent readings from the ADS1261 in continuous conversion mode. The dedicated $\overline{DRDY}$ pin indicates availability of new conversion data. Pseudo code is shown without the use of the STATUS byte and CRC data verification. ADS1261 example code is available from the ADS1261 product folder. ``` Configure microcontroller for SPI mode 1 (CPOL = 0, CPHA = 1) Configure microcontroller GPIO for /DRDY as a falling edge triggered interrupt input Set CS low; Send 06; //RESET command to make sure the device is properly reset after power-up Set CS high; Set CS low; // Configure the device // WREG starting at 02h address Send 42 // Write to 5 registers // 20SPS, FIR digital filter // Normal mode, Continuous conversion, 50µs delay between conversions 0.0 // GPIOs disabled // No power-down, no STATUS or CRC byte, timeout disabled // Internal reference enabled, REFP = AINO, REFN = AIN1 1A; Set CS high; Set CS low; // Configure the device, IDACs Send 4D // WREG starting at ODh address // Write to 6 registers // IMUX2 = AIN4, IMUX1 = AINCOM // IMAG2 = IMAG1 = 500\muA OΩ // RESERVED 0.3 // PGA enabled, Gain = 8 // Select AINP = AIN2 and AINN = AIN3 34 // VBIAS voltages and burn-out current sources disabled Set CS high; Set CS low; // For verification, read back configuration registers // RREG starting at 02h address Send 22 // Read from 17 registers // Send 17 NOPs for the read Set CS high; Set CS low; Send 08; // Send START command to start converting in continuous conversion mode; Set CS high; Loop Wait for DRDY to transition low; Set CS low; // Send RDATA command Send 12 // Send 3 NOPs (24 SCLKs) to clock out data 00 00 00; Set CS high; } Set CS low; Send OA; //STOP command stops conversions and puts the device in standby mode; Set CS to high; ``` # **RTD Circuit Comparison Table** | RTD Circuit Topology | Advantages | Disadvantages | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Two-wire RTD, low-side reference | Least expensive | Least accurate, no lead-resistance cancellation | | Three-wire RTD, low-side reference, two IDAC current sources | Allows for lead-resistance cancellation | Sensitive to IDAC current mismatch, mismatch can be removed by swapping IDAC currents and averaging two measurements | | Three-wire RTD, low-side reference, one IDAC current source | Allows for lead-resistance cancellation | Requires two measurements, first for RTD measurement, second for lead-resistance cancellation | | Three-wire RTD, high-side reference, two IDAC current sources | Allows for lead-resistance cancellation, less sensitive to IDAC mismatch than using low side reference | Requires extra resistor for biasing, added voltage may not be compatible with low supply operation | | Four-wire RTD, low-side reference | Most accurate, no lead-resistance error | Most expensive | # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------|-------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------| | ADS1261 | 24-bit 40kSPS 10-ch delta-sigma ADC w/ PGA, Vref, 2 x IDACs, and AC excitation for factory automation | http://www.ti.com/product/ADS1261 | Link to similar devices Link to similar 16-bit devices | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ### **Additional Resources** - Texas Instruments, ADS1261 Evaluation Module - Texas Instruments, ADS1261 and ADS1235 Evaluation Module User's Guide - Texas Instruments, ADS1261 Example C Code Software - Texas Instruments, A Basic Guide to RTD Measurements - Texas Instruments, RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices ### For direct support from TI Engineers use the E2E community: e2e.ti.com ouit with low side # Three-wire PT100 RTD measurement circuit with low-side reference and one IDAC current source Joseph Wu | Power Supplies | | | | |-----------------------------|----|------|--| | AVDD AVSS, DGND DVDD, IOVDD | | | | | 3.3V | 0V | 3.3V | | # **Design Description** This cookbook design describes a temperature measurement for a three-wire RTD with a low-side reference using the ADS124S08. In comparison to a *Three-Wire PT100 RTD Measurement Circuit With Low- Side Reference and Two IDAC Current Sources* with a single measurement, this design uses a single IDAC excitation current source and a second measurement to remove the lead resistance error. This design uses a ratiometric measurement for a PT100 type RTD with a temperature measurement range from –200°C to 850°C. Included in this design are ADC configuration register settings and pseudo code to configure and read from the device. This circuit can be used in applications such as *analog input modules* for PLCs, *lab instrumentation*, and *factory automation*. For more information about making precision ADC measurements with a variety of RTD wiring configurations, see *A Basic Guide to RTD Measurements*. ### **Design Notes** - Use supply decoupling capacitors for both the analog and digital supplies. AVDD must be decoupled with at least a 330-nF capacitor to AVSS. DVDD and IOVDD (when not connected to DVDD) must be decoupled with at least a 0.1-μF capacitor to DGND. See the ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference data sheet for details on power supply recommendations. - 2. Do not route the excitation currents through input filter resistors, using the same pin as an ADC input and as the output for an IDAC current source. Excitation currents reacting with series resistance adds error to the measurement. - 3. A 1-µF capacitor is required between REFOUT and REFCOM to enable the internal reference for the IDAC current. - 4. Use a precision reference resistor with high accuracy and low drift. Because the measurement is ratiometric, accuracy is dependent on the error of this reference resistor. A 0.01% resistor contributes a gain error similar to that as the ADC. - 5. When possible, use C0G (NPO) ceramic capacitors for input filtering. The dielectric used in these capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. - 6. Input filtering for the ADC inputs and the reference inputs are selected using standard capacitor values and 1% resistor values. An example design and analysis of these filters is found in *RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices*. - 7. This design shows connections to four input pins of the ADC multiplexer. Remaining analog inputs may be used for RTD, thermocouple, or other measurements. - 8. The three-wire RTD measurement offers more accuracy than comparable two-wire RTD measurements but also gives better immunity from the IDAC current mismatch than with a three-wire RTD measurement using matched IDAC current sources. For measurements with other RTD wiring configurations, see *A Basic Guide to RTD Measurements*. # **Component Selection** 1. Identify the range of operation for the RTD. As an example, a PT100 RTD has a range of approximately $20\Omega$ to $400\Omega$ if the temperature measurement range is from $-200^{\circ}$ C to $850^{\circ}$ C. The reference resistor must be larger than the maximum RTD value. The reference resistance and PGA gain determines the positive full scale range of the measurement. 2. Determine values for the IDAC excitation current and reference resistor. Start with a design where the excitation current is driven into lead 1 of the RTD, flowing through the RTD, and out the RTD through lead 3. At this point, ignore the lead resistance error, so that the measurement from AIN1 to AIN2 only measures the RTD resistance. The excitation current source in this design is selected to be 1mA. This maximizes the value of the RTD voltage while keeping the self-heating of the RTD low. The typical range of RTD self-heating coefficients is 2.5mW/°C for small, thin-film elements and 65mW/°C for larger, wire-wound elements. With 1-mA excitation at the maximum RTD resistance value, the power dissipation in the RTD is less than 0.4mW and keeps the measurement errors from self-heating to less than 0.01°C. After selecting the IDAC current magnitude, set $R_{REF} = 1620\Omega$ . This sets the reference at 1.62V and the maximum RTD voltage is 400mV. The reference voltage acts as a level shift to place the input measurement to near mid-supply, putting the measurement in the PGA input operating range. With these values, the PGA gain can be set to 4 so that the maximum RTD voltage is near the positive full scale range without exceeding it. The reference resistor, $R_{REF}$ must be a precision resistor with high accuracy and low drift. Any error in $R_{REF}$ reflects the same error in the RTD measurement. The REFP0 and REFN0 pins are shown connecting to the $R_{REF}$ resistor as a Kelvin connection to get the best measurement of the reference voltage. This eliminates any series resistance as an error from the reference resistance measurement. Using the maximum RTD resistance, the ADC input voltages are calculated in the following equations. The small lead resistances can be ignored for this calculation. $$\begin{aligned} &V_{\text{AIN1}} = I_{\text{IDAC1}} \bullet (R_{\text{RTD}} + R_{\text{REF}}) = 1 \text{mA} \bullet (400\Omega + 1620\Omega) = 2.02 \text{V} \\ &V_{\text{AIN2}} = I_{\text{IDAC1}} \bullet R_{\text{REF}} = 1 \text{mA} \bullet 1620\Omega = 1.62 \text{V} \\ &V_{\text{INMAX}} = 1 \text{mA} \bullet 400\Omega = 400 \text{mV} \end{aligned}$$ 3. Verify that the design is within the range of operation of the ADC. First, verify that $V_{AIN1}$ and $V_{AIN2}$ are within the input range of the PGA given that the gain is 4 and that AVDD is 3.3V and AVSS is 0V. As shown in the *ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference* data sheet, the absolute input voltage must satisfy the following: $$\begin{aligned} &\text{AVSS} + 0.15 \text{V} + [|\text{V}_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < \text{AVDD} - 0.15 \text{V} - [|\text{V}_{\text{INMAX}}| \ (\text{Gain} - 1) \ / \ 2] \\ &0 \text{V} + 0.15 \text{V} + [|\text{V}_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < 3.3 \text{V} - 0.15 \text{V} - [|\text{V}_{\text{INMAX}}| \ (\text{Gain} - 1) \ / \ 2] \\ &0.75 \text{V} < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < 2.55 \ \text{V} \end{aligned}$$ Because the maximum and minimum input voltages seen at AIN1 and AIN2 (2.02V and 1.62V) are between 0.75V and 2.55V, the inputs are in the PGA operating range. Second, verify that the voltage at the IDAC output pin is within the current source compliance voltage. The IDAC pin is AIN0, which have the same voltage as AIN1. At the maximum voltage, $V_{AIN0}$ is 2.02V. As shown in the Electrical Characteristics table in the *ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference* data sheet, the output voltage of the IDAC must be between AVSS and AVDD - 0.6V for an IDAC current of 1mA. In this example, with AVDD = 3.3V, the IDAC output must be: $$AVSS < V_{AIN0} = V_{AIN1} < AVDD - 0.6V$$ $0V < V_{AIN0} < 2.7V$ With the previous result, the output compliance of the IDAC is satisfied. 4. Use two different measurements to measure the RTD resistance and cancel the lead-resistance error. The first measurement of the ADC is measured across AIN1 and AIN2, with the lead resistances included. Measurement 1 = $$V_{AIN1} - V_{AIN2} = I_{IDAC1} \cdot (R_{RTD} + R_{LEAD1})$$ Because the IDAC current does not pass through lead 2, its resistance is never part of the measurement. The input multiplexer of the ADC is then set to make a second measurement across AIN2 and AIN3. This measures the voltage drop across the resistance from lead 3. Measurement 2 = $$V_{AIN2} - V_{AIN3} = I_{IDAC1} \cdot R_{LEAD3}$$ Measurement 2 is subtracted from measurement 1 to get the following result. Measurement 1 – Measurement 2 = $$[I_{IDAC1} \cdot (R_{RTD} + R_{LEAD1})] - (I_{IDAC1} \cdot R_{LEAD3})$$ If the lead resistances are equal, then the lead-resistance error drops out to get the final result. Measurement 1 – Measurement 2 = $$I_{IDAC1} \cdot R_{RTD}$$ 5. Select values for the differential and common-mode filtering for the ADC inputs and reference inputs. This design includes differential and common-mode input RC filtering. The bandwidth of the differential input filtering is set to be at least 10 × higher than the data rate of the ADC. The common-mode capacitors are selected to be 1/10 of the value the differential capacitor. Because of capacitor selection, the bandwidth of common-mode input filtering is approximately 20 × higher than the differential input filtering. While series filter resistors offer some amount of input protection, keep the input resistors lower than 10 k $\Omega$ , to allow for proper input sampling for the ADC. With input filtering, differential signals are attenuated at a lower frequency than the common-mode signals, which are significantly rejected by the PGA of the device. Mismatches in common-mode capacitors cause an asymmetric noise attenuation, appearing as a differential input noise. With a lower bandwidth for differential signals, the effects from the mismatch of input common-mode capacitors be reduced. Input filtering for the ADC inputs and reference inputs are designed for the same bandwidth. In this design, the data rate is chosen to be 20SPS using the low-latency filter of the ADS124S08. This filtering provides a low noise measurement with single-cycle settling and the ability to reject 50-Hz and 60-Hz line noise. For the ADC input filtering, the bandwidth frequency for the differential and common-mode filtering is approximated in the following equations. $$\begin{split} f_{\text{IN\_DIFF}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN\_DIFF}} \ (R_{\text{RTD}} + 2 \bullet R_{\text{IN}})] \\ f_{\text{IN\_CM}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN\_CM}} \ (R_{\text{RTD}} + R_{\text{IN}} + R_{\text{REF}})] \end{split}$$ For the ADC input filtering, $R_{IN} = 4.99k\Omega$ , $C_{IN\ DIFF} = 47nF$ , and $C_{IN\ CM} = 4.7nF$ . This sets the differential filter bandwidth to 330Hz and the common-mode filter bandwidth to 5kHz. Similarly, the bandwidth for the reference input filtering is approximated in the following equations. $$\begin{split} f_{\text{REF\_DIFF}} &= 1 \; / \; [2 \bullet \pi \bullet C_{\text{REF\_DIFF}} \bullet (R_{\text{REF}} + 2 \bullet R_{\text{IN\_REF}})] \\ f_{\text{REF\_CM}} &= 1 \; / \; [2 \bullet \pi \bullet C_{\text{REF\_CM}} \bullet (R_{\text{REF}} + R_{\text{IN\_REF}})] \end{split}$$ For the reference input filtering, $R_{\text{IN\_REF}} = 4.32 \text{k}\Omega$ , $C_{\text{REF\_DIFF}} = 47 \text{nF}$ , and $C_{\text{REF\_CM}} = 4.7 \text{nF}$ . This sets the differential filter bandwidth to 330Hz and the common-mode filter bandwidth to 5.7kHz. Matching the ADC input and reference input filtering may not be possible. However, keeping the bandwidths close may reduce the noise in the measurement. For an in-depth analysis of component selection for input filtering, see *RTD Ratiometric Measurements* and *Filtering Using the ADS1148 and ADS1248 Family of Devices*. #### **Measurement Conversion** RTD measurements are typically ratiometric measurements. Using a ratiometric measurement, the ADC output code does not need to be converted to a voltage. This means that the output code gives a measurement only as a ratio of the value of the reference resistor and does not require a precise value for the excitation current. The only requirement is that the current through the RTD and reference resistor are the same. Equations for the measurement conversion are shown for a 24-bit ADC. First, the result from measurement 1 is shown. Output Code 1 = $$2^{23} \bullet \text{Gain} \bullet [(V_{RTD} + V_{LEAD1})/V_{REF}] = 2^{23} \bullet \text{Gain} \bullet [I_{IDAC1} \bullet (R_{RTD} + R_{LEAD1})]/(I_{IDAC1} \bullet R_{REF}) = 2^{23} \bullet \text{Gain} \bullet [(R_{RTD} + R_{LEAD1})/R_{REF}]$$ $$R_{RTD} + R_{LEAD1} = R_{REF} \bullet [\text{Output Code} / (\text{Gain} \bullet 2^{23})]$$ Then the result from measurement 2 is shown. Output Code 2 = $$2^{23} \cdot \text{Gain} \cdot (V_{\text{LEAD3}} / V_{\text{REF}} = 2^{23} \cdot \text{Gain} \cdot (I_{\text{IDAC1}} \cdot R_{\text{LEAD3}}) / (I_{\text{IDAC1}} \cdot R_{\text{REF}}) = 2^{23} \cdot \text{Gain} \cdot (R_{\text{LEAD1}} / R_{\text{REF}}) = 2^{23} \cdot \text{Gain} \cdot (R_{\text{LEAD1}} / R_{\text{REF}}) = 2^{23} \cdot \text{Gain} \cdot (R_{\text{LEAD3}} R_{\text{LEAD3}}) R_{\text{LEAD3}}$$ If the lead resistances are assumed to be equal, then the subtract the result of measurement 2 from measurement 1 to get the equivalent RTD resistance. $$R_{RTD} = R_{RFF} \cdot [(Output Code 1 - Output Code 2) / (Gain \cdot 2^{23})]$$ The ADC converts the measurement to the RTD equivalent resistance. Because of non-linearity in the RTD response, the conversion of the resistance to temperature requires an calculation from equation or lookup table. For more information about the conversion of RTD resistance to temperature, see *A Basic Guide to RTD Measurements*. # **Register Settings** # Configuration Register Settings for a Three-Wire PT100 RTD Measurement Circuit with Low-Side Reference and One IDAC Current Source Using the ADS124S08 | Register<br>Address | Register Name | Setting | Description | |---------------------|---------------|---------|--------------------------------------------------------------------------------------------------------------------------| | 02h <sup>(1)</sup> | INPMUX | 12h | Select AIN <sub>P</sub> = AIN1 and AIN <sub>N</sub> = AIN2 | | 03h | PGA | 0Ah | PGA enabled, Gain = 4 | | 04h | DATARATE | 14h | Continuous conversion mode, low-latency filter, 20-SPS data rate | | 05h | REF | 02h | Positive and negative reference buffers enabled, REFP0 and REFN0 reference inputs selected, internal reference always on | | 06h | IDACMAG | 07h | IDAC magnitude set to 1mA | | 07h | IDACMUX | F0h | IDAC1 set to AIN0, IDAC2 disabled | | 08h | VBIAS | 00h | VBIAS not used for any input | | 09h | SYS | 10h | Normal mode of operation | | 02h <sup>(2)</sup> | INPMUX | 23h | Select AINP = AIN2 and AINN = AIN3 | <sup>&</sup>lt;sup>(1)</sup> This input multiplexer setting is for measurement 1. <sup>(2)</sup> This input multiplexer setting is for measurement 2, as a measurement of the lead-resistance error. ### **Pseudo Code Example** The following shows a pseudo code sequence with the required steps to set up the device and the microcontroller that interfaces to the ADC to take subsequent readings from the ADS124S0x in continuous conversion mode. The dedicated $\overline{DRDY}$ pin indicates availability of new conversion data. Pseudo code is shown without the use of the STATUS byte and CRC data verification. ADS124S08 firmware example code is available from the ADS124S08 product folder. ``` Configure microcontroller for SPI mode 1 (CPOL = 0, CPHA = 1) Configure microcontroller GPIO for /DRDY as a falling edge triggered interrupt input Set CS low; Send 06; // RESET command to make sure the device is properly reset after power-up Set CS high; Set CS low; // Configure the device // WREG starting at 02h address Send 42 // Write to 6 registers // Select AINP = AIN1 and AINN = AIN2 // PGA enabled, Gain = 4 14 // Continuous conversion mode, low-latency filter, 20-SPS data rate // Positive and negative reference buffers enabled, \ensuremath{//} REFPO and REFNO reference selected, internal reference always on // IDAC magnitude set to 1mA F0; // IDAC1 set to AIN0, IDAC2 disabled Set CS high; Set CS low; // For verification, read back configuration registers Send 22 // RREG starting at 02h address // Read from 6 registers 00 00 00 00 00 00; // Send 6 NOPs for the read Set CS high; Set CS low; Send 08; // Send START command to start converting in continuous conversion mode; Set CS high; Loop // Configure the device for measurement 1 Set CS low; // WREG starting at 02h address // Write to 1 register 12; // Select AINP = AIN1 and AINN = AIN2 Set CS high; Wait for DRDY to transition low; Set CS low; // Send RDATA command Send 12 00 00 00; // Send 3 NOPs (24 SCLKs) to clock out data Set CS high; Set CS low; // Configure the device for measurement 2 // WREG starting at 02h address Send 42 00 // Write to 1 register 23; // Select AINP = AIN2 and AINN = AIN3 Set CS high; Wait for DRDY to transition low; Set CS low; Send 12 // Send RDATA command 00 00 00; // Send 3 NOPs (24 SCLKs) to clock out data Set CS high; Subtract measurement 2 from measurement 1; // Remove lead-resistance error Set CS low; Send OA; //STOP command stops conversions and puts the device in standby mode; Set CS to high; ``` # **RTD Circuit Comparison Table** | RTD Circuit Topology | Advantages | Disadvantages | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Two-wire RTD, low-side reference | Least expensive | Least accurate, no lead-resistance cancellation | | Three-wire RTD, low-side reference, two IDAC current sources | Allows for lead-resistance cancellation | Sensitive to IDAC current mismatch, mismatch can be removed by swapping IDAC currents and averaging two measurements | | Three-wire RTD, low-side reference, one IDAC current source | Allows for lead-resistance cancellation | Requires two measurements, first for RTD measurement, second for lead-resistance cancellation | | Three-wire RTD, high-side reference, two IDAC current sources | Allows for lead-resistance cancellation, less sensitive to IDAC mismatch than using low side reference | Requires extra resistor for biasing, added voltage may not be compatible with low supply operation | | Four-wire RTD, low-side reference | Most accurate, no lead-resistance error | Most expensive | # **Design Featured Devices** | Device | Key Features | Link | Other Possible<br>Devices | |--------------------------|------------------------------------------------------------------------------------------------------|------------------------------|---------------------------| | ADS124S08 | 24-Bit, 4kSPS, 12-Ch Delta-Sigma ADC With PGA and Voltage Reference for Precision Sensor Measurement | www.ti.com/product/ADS124S08 | Link to similar devices | | ADS114S08 <sup>(1)</sup> | 16-Bit, 4kSPS, 12-Ch Delta-Sigma ADC With PGA and Voltage Reference for Precision Sensor Measurement | www.ti.com/product/ADS114S08 | Link to similar devices | <sup>(1)</sup> The ADS114S08 is a 16-bit version of the ADS124S08 and may be used in similar applications. # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ### **Additional Resources** - Texas Instruments, ADS124S08 Evaluation Module - Texas Instruments, ADS1x4S08 Evaluation Module User's Guide - Texas Instruments, ADS1x4S08 Firmware Example Code - Texas Instruments, A Basic Guide to RTD Measurements - Texas Instruments, RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices ### For direct support from TI Engineers use the E2E community: e2e.ti.com SBAA330-December 2018 # Three-wire PT100 RTD measurement circuit with low-side reference and two IDAC current sources Joseph Wu | Power Supplies | | | | |-----------------------|----|------|--| | AVDD AVSS DVDD, IOVDD | | | | | 3.3V | 0V | 3.3V | | # **Design Description** This cookbook design describes a temperature measurement for a three-wire RTD using the ADS124S08. This design uses two matched IDAC excitation currents for lead-resistance cancellation. This topology creates a ratiometric measurement for a PT100 type RTD with a temperature measurement range from –200°C to 850°C. Included in this design are ADC register settings and pseudo code is provided to configure and read from the device. This circuit can be used in applications such as *analog input modules* for PLCs, *lab instrumentation*, and *factory automation*. For more information about making precision ADC measurements with a variety of RTD wiring configurations, see *A Basic Guide to RTD Measurements*. ### **Design Notes** - Use supply decoupling capacitors for both the analog and digital supplies. AVDD must be decoupled with at least a 330-nF capacitor to AVSS. DVDD and IOVDD (when not connected to DVDD) must be decoupled with at least a 0.1-μF capacitor to DGND. See the ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference data sheet for details on power supply recommendations. - 2. Do not route the excitation currents through input filter resistors, using the same pin as an ADC input and as the output for an IDAC current source. Excitation currents reacting with series resistance adds error to the measurement. - 3. A 1-μF capacitor is required between REFOUT and REFCOM to enable the internal reference for the IDAC current. - 4. Use a precision reference resistor with high accuracy and low drift. Because the measurement is ratiometric, accuracy is dependent on the error of this reference resistor. A 0.01% resistor contributes a gain error similar to that as the ADC. - 5. When possible, use C0G (NPO) ceramic capacitors for input filtering. The dielectric used in these capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. - 6. Input filtering for the ADC inputs and the reference inputs are selected using standard capacitor values and 1% resistor values. An example design and analysis of these filters is found in RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices. - 7. This design shows connections to four input pins of the ADC multiplexer. Remaining analog inputs may be used for RTD, *thermocouple*, or other measurements. - 8. Because of lead-resistance cancellation, the three-wire measurement offers more accuracy than comparable *two-wire RTD measurements*. For measurements with other RTD wiring configurations, see *A Basic Guide to RTD Measurements*. ### **Component Selection** 1. Identify the range of operation for the RTD. As an example, a PT100 RTD has a range of approximately $20\Omega$ to $400\Omega$ if the temperature measurement range is from $-200^{\circ}$ C to $850^{\circ}$ C. The reference resistor must be larger than the maximum RTD value. The reference resistance and PGA gain determines the positive full scale range of the measurement. 2. Use two matched IDAC current sources to cancel the lead-resistance error. Two matched IDAC current sources are used for lead-resistance cancellation. Assuming the resistances of lead 1 and lead 2 are the same, and the currents of IDAC1 and IDAC2 are the same, then the lead-resistance error may be cancelled. Cancellation can be shown through the measured voltages at AIN1 and AIN2. IDAC1 drives current into the RTD through lead 1. IDAC2 drives a matched current into lead 2. The voltage at AIN1 is calculated with the following equation. $$V_{AIN1} = I_{IDAC1} \bullet (R_{LEAD1} + R_{RTD}) + (I_{IDAC1} + I_{IDAC2}) \bullet (R_{LEAD3} + R_{REF})$$ At the same time, voltage at AIN2 is also calculated. $$V_{AIN2} = I_{IDAC2} \bullet R_{LEAD2} + (I_{IDAC1} + I_{IDAC2}) \bullet (R_{LEAD3} + R_{REF})$$ The measurement of the ADC is the difference between AIN1 and AIN2, which is the subtraction of the first two equations to get the following. $$V_{AIN1} - V_{AIN2} = [I_{IDAC1} \bullet (R_{LEAD1} + R_{RTD}) + (I_{IDAC1} + I_{IDAC2}) \bullet (R_{LEAD3} + R_{REF})] - [I_{IDAC2} \bullet R_{LEAD2} + (I_{IDAC1} + I_{IDAC2}) \bullet (R_{LEAD3} + R_{REF})]$$ The R<sub>LEAD3</sub> and R<sub>REF</sub> terms drop out. $$V_{AIN1} - V_{AIN2} = I_{IDAC1} \cdot (R_{LEAD1} + R_{RTD}) - I_{IDAC2} \cdot R_{LEAD2}$$ So if $R_{LEAD1}$ and $R_{LEAD2}$ are equal and $I_{IDAC1}$ and $I_{IDAC2}$ are equal (to become $I_{IDAC}$ ), then the lead resistance errors cancel. $$V_{AIN1} - V_{AIN2} = I_{IDAC} \bullet R_{RTD}$$ 3. Determine values for the IDAC excitation currents and reference resistor. The excitation current source in this design is selected to be 1mA. This maximizes the value of the RTD voltage while keeping the self-heating of the RTD low. The typical range of RTD self-heating coefficients is 2.5mW/°C for small, thin-film elements and 65mW/°C for larger, wire-wound elements. With 1-mA excitation at the maximum RTD resistance value, the power dissipation in the RTD is less than 0.4mW and keeps the measurement errors from self-heating to less than 0.01°C. After selecting the IDAC current magnitude, set $R_{REF} = 820\Omega$ . Using two matched 1-mA excitation currents sets the reference at 1.64V and the maximum RTD voltage is 400mV. The reference voltage acts as a level shift to place the input measurement to near mid-supply, putting the measurement in the PGA input operating range. With these values, the PGA gain can be set to 4 so that the maximum RTD voltage is near the positive full scale range without exceeding it. The reference resistor, $R_{REF}$ must be a precision resistor with high accuracy and low drift. Any error in $R_{REF}$ reflects the same error in the RTD measurement. The REFP0 and REFN0 pins are shown connecting to the $R_{REF}$ resistor as a Kelvin connection to get the best measurement of the reference voltage. This eliminates any series resistance as an error from the reference resistance measurement. Using the maximum RTD resistance, the ADC input voltages are calculated in the following equations. The small lead resistances can be ignored for this calculation. ``` \begin{split} V_{AIN1} &= (I_{IDAC1} \bullet R_{RTD}) + [(I_{IDAC1} + I_{IDAC2}) \bullet R_{REF}] = (1mA \bullet 400\Omega) + (2mA \bullet 820\Omega) = 2.04V \\ V_{AIN2} &= (I_{IDAC1} + I_{IDAC2}) \bullet R_{REF} = 2mA \bullet 820\Omega = 1.64V \\ V_{INMAX} &= 1mA \bullet 400\Omega = 400mV \end{split} ``` 4. Verify that the design is within the range of operation of the ADC. First, verify that V<sub>AIN1</sub> and V<sub>AIN2</sub> are within the input range of the PGA given that the gain is 4 and that AVDD is 3.3V and AVSS is 0V. As shown in the *ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference* data sheet, the absolute input voltage must satisfy the following: $$\begin{aligned} & \text{AVSS} + 0.15 \text{V} + [|\text{V}_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < \text{AVDD} - 0.15 \text{V} - [|\text{V}_{\text{INMAX}}| \ (\text{Gain} - 1) \ / \ 2] \\ & 0 \text{V} + 0.15 \text{V} + [|\text{V}_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < 3.3 \text{V} - 0.15 \text{V} - [|\text{V}_{\text{INMAX}}| \ (\text{Gain} - 1) \ / \ 2] \\ & 0.75 \text{V} < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < 2.55 \text{V} \end{aligned}$$ Because the maximum and minimum input voltages seen at AIN1 and AIN2 (2.04V and 1.64V) are between 0.75V and 2.55V, the inputs are in the PGA operating range. Second, verify that the voltage seen at the IDAC output is within the current source compliance voltage. The IDAC1 pin is AIN0 which has the same voltage as AIN1. At the maximum voltage, $V_{\text{AIN0}}$ is 2.04V. As shown in the Electrical Characteristics table in the ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference data sheet, the output voltage of the IDAC pin must be between AVSS and AVDD – 0.6V for an IDAC current of 1mA. In this example, with AVDD = 3.3V, the IDAC output must be: $$AVSS < V_{AINO} = V_{AIN1} < AVDD - 0.6V$$ $$0V < V_{AINO} < 2.7V$$ With the previous result, the output compliance of the IDAC1 is satisfied. Because the IDAC2 pin is always at a lower voltage than the IDAC1 voltage, both current sources are in the compliance range. Select values for the differential and common-mode input filtering for the ADC inputs and reference inputs. This design includes differential and common-mode input RC filtering. The bandwidth of the differential input filtering is set to be at least 10 × higher than the data rate of the ADC. The common-mode capacitors are selected to be 1/10 of the value the differential capacitor. Because of capacitor selection, the bandwidth of common-mode input filtering is approximately 20 × higher than the differential input filtering. While series filter resistors offer some amount of input protection, keep the input resistors lower than $10k\Omega$ , to allow for proper input sampling for the ADC. With input filtering, differential signals are attenuated at a lower frequency than the common-mode signals, which are significantly rejected by the PGA of the device. Mismatches in common-mode capacitors cause an asymmetric noise attenuation, appearing as a differential input noise. With a lower bandwidth for differential signals, the effects from the mismatch of input common-mode capacitors be reduced. Input filtering for the ADC inputs and reference inputs are designed for the same bandwidth. In this design, the data rate is chosen to be 20SPS using the low-latency filter of the ADS124S08. This filtering provides a low noise measurement with single-cycle settling and the ability to reject 50-Hz and 60-Hz line noise. For the ADC input filtering, the bandwidth frequency for the differential and common-mode filtering is approximated in the following equations. $$\begin{split} f_{\text{IN\_DIFF}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN\_DIFF}} \ (R_{\text{RTD}} + 2 \bullet R_{\text{IN}})] \\ f_{\text{IN CM}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN CM}} \ (R_{\text{RTD}} + R_{\text{IN}} + R_{\text{REF}})] \end{split}$$ For the ADC input filtering, $R_{IN} = 4.99k\Omega$ , $C_{IN\_DIFF} = 47nF$ , and $C_{IN\_CM} = 4.7nF$ . This sets the differential filter bandwidth to 330Hz and the common-mode filter bandwidth to 5.6kHz. Similarly, the bandwidth for the reference input filtering is approximated in the following equations. $$\begin{split} f_{\text{REF\_DIFF}} &= 1 \: / \: [2 \bullet \pi \bullet C_{\text{REF\_DIFF}} \bullet (R_{\text{REF}} + 2 \bullet R_{\text{IN\_REF}})] \\ f_{\text{REF\_CM}} &= 1 \: / \: [2 \bullet \pi \bullet C_{\text{REF\_CM}} \bullet (R_{\text{REF}} + R_{\text{IN\_REF}})] \end{split}$$ For the reference input filtering, $R_{\text{IN\_REF}} = 4.75 \text{k}\Omega$ , $C_{\text{REF\_DIFF}} = 47 \text{nF}$ , and $C_{\text{REF\_CM}} = 4.7 \text{nF}$ . This sets the differential filter bandwidth to 330Hz and the common-mode filter bandwidth to 6.1kHz. Matching the ADC input and reference input filtering may not be possible. However, keeping the bandwidths close may reduce noise in the measurement. For an in-depth analysis of component selection for input filtering, see *RTD Ratiometric Measurements* and *Filtering Using the ADS1148 and ADS1248 Family of Devices*. 6. If IDAC current mismatch error is significant, use two measurements to chop the error (optional). One of the original assumptions in the lead-resistance cancellation is that IDAC1 and IDAC2 match. If the two IDAC currents do not match, the mismatch causes an error that appears as gain error. The voltage across the RTD comes from the current of IDAC1, while the voltage across the reference resistor comes from the current of IDAC1 + IDAC2. For the ADS124S08, the typical IDAC current mismatch for a 1-mA IDAC current is 0.07%. This mismatch error leads to a gain error of 0.35% in the measurement. To remove this current mismatch error, the IDAC excitation currents may be chopped. This involves taking two measurements with the IDAC currents swapped. For chopping, first take a measurement with IDAC1 set to AIN0 and IDAC2 set to AIN3. Then set IDAC1 to AIN3 and IDAC2 to AIN0, swapping the current sources, and take a second measurement. In the first case, IDAC1 drives the RTD, in the second case IDAC2 drives the RTD. In both cases, the sum of IDAC1 and IDAC2 drive the reference resistor. By averaging the two chopped cases, the mismatch error is removed from the measurement. For a more detailed analysis of chopping see the IDAC Current Chopping section of the *A Basic Guide to RTD Measurements* application report. ### **Measurement Conversion** RTD measurements are typically ratiometric measurements. Using a ratiometric measurement, the ADC output code does not need to be converted to a voltage. This means that the output code gives a measurement only as a ratio of the value of the reference resistor and does not require a precise value for the excitation current. The only requirement is that the current through the RTD and reference resistor are the same. Equations for the measurement conversion are shown for a 24-bit ADC (without IDAC current chopping): Output Code = $$2^{23} \bullet \text{Gain} \bullet (V_{RTD} / V_{REF}) = 2^{23} \bullet \text{Gain} \bullet (I_{IDAC1} \bullet R_{RTD}) / (I_{IDAC1} \bullet R_{REF}) = 2^{23} \bullet \text{Gain} \bullet (R_{RTD} / R_{REF})$$ $R_{RTD} = R_{REF} \bullet [\text{Output Code} / (\text{Gain} \bullet 2^{23})]$ The ADC converts the measurement to the RTD equivalent resistance. Because of non-linearity in the RTD response, the conversion of the resistance to temperature requires an calculation from equation or lookup table. For more information about the conversion of RTD resistance to temperature, see *A Basic Guide to RTD Measurements*. # **Register Settings** # Configuration Register Settings for a Three-Wire PT100 RTD Measurement with Low-Side Reference and Two IDAC Current Sources Using the ADS124S08 | Register<br>Address | Register Name | Setting | Description | |---------------------|---------------|---------|--------------------------------------------------------------------------------------------------------------------------| | 02h | INPMUX | 12h | Select AIN <sub>P</sub> = AIN1 and AIN <sub>N</sub> = AIN2 | | 03h | PGA | 0Ah | PGA enabled, Gain = 4 | | 04h | DATARATE | 14h | Continuous conversion mode, low-latency filter, 20-SPS data rate | | 05h | REF | 02h | Positive and negative reference buffers enabled, REFP0 and REFN0 reference inputs selected, internal reference always on | | 06h | IDACMAG | 07h | IDAC magnitude set to 1mA | | 07h | IDACMUX | 30h | IDAC1 set to AIN0, IDAC2 set to AIN3 | | 08h | VBIAS | 00h | VBIAS not used for any input | | 09h | SYS | 10h | Normal mode of operation | | 07h <sup>(1)</sup> | IDACMUX | 03h | IDAC1 set to AIN3, IDAC2 set to AIN0 | This second IDACMUX setting and conversion is used for chopping IDAC excitation current sources (optional). ### **Pseudo Code Example** The following shows a pseudo code sequence with the required steps to set up the device and the microcontroller that interfaces to the ADC to take subsequent readings from the ADS124S0x in continuous conversion mode. The dedicated $\overline{DRDY}$ pin indicates availability of new conversion data. Pseudo code is shown without the use of the STATUS byte and CRC data verification. ADS124S08 *firmware example code* is available from the ADS124S08 product folder. ``` Configure microcontroller for SPI mode 1 (CPOL = 0, CPHA = 1) Configure microcontroller GPIO for /DRDY as a falling edge triggered interrupt input Set CS low; Send 06; // RESET command to make sure the device is properly reset after power-up Set CS high; Set CS low; // Configure the device // WREG starting at 02h address Send 42 // Write to 6 registers // Select AINP = AIN1 and AINN = AIN2 // PGA enabled, Gain = 8 14 // Continuous conversion mode, low-latency filter, 20-SPS data rate // Positive and negative reference buffers enabled, // REFP1 and REFN1 reference selected, internal reference always on // IDAC magnitude set to 1mA 30; // IDAC1 set to AIN0, IDAC2 set to AIN3 Set CS high; Set CS low; // For verification, read back configuration registers Send 22 // RREG starting at 02h address // Read from 6 registers 00 00 00 00 00 00; // Send 6 NOPs for the read Set CS high; Set CS low; Send 08; // Send START command to start converting in continuous conversion mode; Set CS high; Loop { // Configure the device for first chopped measurement Set CS low; Send 47 // WREG starting at 07h address 00 // Write to 1 register 30; // IDAC1 set to AIN0, IDAC2 set to AIN3 Set CS high; Wait for DRDY to transition low; Set CS low; // Send RDATA command Send 12 00 00 00; // Send 3 NOPs (24 SCLKs) to clock out data, Record Measurement 1 Set CS high; // Configure the device for chopped current sources (optional) Set CS low; // WREG starting at 07h address Send 47 00 // Write to 1 register 03; // IDAC1 set to AIN3, IDAC2 set to AIN0 Set CS high; Wait for DRDY to transition low; Set CS low; Send 12 // Send RDATA command // Send 3 NOPs (24 SCLKs) to clock out data, Record Measurement 2 00 00 00; Set CS high; Average Measurement 1 and Measurement 2; Set CS low; Send OA; //STOP command stops conversions and puts the device in standby mode; Set CS to high; ``` # **RTD Circuit Comparison Table** | RTD Circuit Topology | Advantages | Disadvantages | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Two-wire RTD, low-side reference | Least expensive | Least accurate, no lead-resistance cancellation | | Three-wire RTD, low-side reference, two IDAC current sources | Allows for lead-resistance cancellation | Sensitive to IDAC current mismatch, mismatch can be removed by swapping IDAC currents and averaging two measurements | | Three-wire RTD, low-side reference, one IDAC current source | Allows for lead-resistance cancellation | Requires two measurements, first for RTD measurement, second for lead-resistance cancellation | | Three-wire RTD, high-side reference, two IDAC current sources | Allows for lead-resistance cancellation, less sensitive to IDAC mismatch than using low side reference | Requires extra resistor for biasing, added voltage may not be compatible with low supply operation | | Four-wire RTD, low-side reference | Most accurate, no lead-resistance error | Most expensive | # **Design Featured Devices** | Device | Key Features | Link | Other Possible<br>Devices | |--------------------------|------------------------------------------------------------------------------------------------------|------------------------------|---------------------------| | ADS124S08 | 24-Bit, 4kSPS, 12-Ch Delta-Sigma ADC With PGA and Voltage Reference for Precision Sensor Measurement | www.ti.com/product/ADS124S08 | Link to similar devices | | ADS114S08 <sup>(1)</sup> | 16-Bit, 4kSPS, 12-Ch Delta-Sigma ADC With PGA and Voltage Reference for Precision Sensor Measurement | www.ti.com/product/ADS114S08 | Link to similar devices | <sup>(1)</sup> The ADS114S08 is a 16-bit version of the ADS124S08 and may be used in similar applications. # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ### **Additional Resources** - Texas Instruments, ADS124S08 Evaluation Module - Texas Instruments, - ADS1x4S08 Evaluation Module User's Guide - Texas Instruments, ADS1x4S08 Firmware Example Code - Texas Instruments, A Basic Guide to RTD Measurements - Texas Instruments, RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices ### For direct support from TI Engineers use the E2E community: e2e.ti.com SBAA336-December 2018 # Four-wire PT100 RTD measurement circuit with low-side reference Joseph Wu | Power Supplies | | | | |-----------------------------|----|------|--| | AVDD AVSS, DGND DVDD, IOVDD | | | | | 3.3V | 0V | 3.3V | | # **Design Description** This cookbook design describes a temperature measurement for a four-wire RTD using the ADS124S08. This design uses a ratiometric measurement for a PT100 type RTD with a temperature measurement range from –200°C to 850°C. The four-wire RTD measurement is the most accurate of the RTD wiring configurations because the lead-resistance is not a factor in the measurement. Included in this design are ADC configuration register settings and pseudo code to configure and read from the device. This circuit can be used in applications such as *analog input modules* for PLCs, *lab instrumentation*, and *factory automation*. For more information about making precision ADC measurements with a variety of RTD wiring configurations, see *A Basic Guide to RTD Measurements*. ### **Design Notes** - Use supply decoupling capacitors for both the analog and digital supplies. AVDD must be decoupled with at least a 330-nF capacitor to AVSS. DVDD and IOVDD (when not connected to DVDD) must be decoupled with at least a 0.1-μF capacitor to DGND. See the ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference data sheet for details on power supply recommendations. - 2. Do not route the excitation currents through input filter resistors, using the same pin as an ADC input and as the output for an IDAC current source. Excitation currents reacting with series resistance adds error to the measurement. - 3. A 1-μF capacitor is required between REFOUT and REFCOM to enable the internal reference for the IDAC current. - 4. Use a precision reference resistor with high accuracy and low drift. Because the measurement is ratiometric, accuracy is dependent on the error of this reference resistor. A 0.01% resistor contributes a gain error similar to that as the ADC. - 5. When possible, use C0G (NPO) ceramic capacitors for input filtering. The dielectric used in these capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. - 6. Input filtering for the ADC inputs and the reference inputs are selected using standard capacitor values and 1% resistor values. An example design and analysis of these filters is found in the RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices application report. - 7. This design shows connections to three input pins of the ADC multiplexer. Remaining analog inputs may be used for RTD, thermocouple, or other measurements. - 8. The design for the four-wire RTD measurement is identical to the two-wire RTD measurement but requires four terminal connections and eliminates the lead-resistance error. For measurements with different RTD wiring configurations, see *A Basic Guide to RTD Measurements*. # **Component Selection** - 1. Identify the range of operation for the RTD. - As an example, a PT100 RTD has a range of approximately $20\Omega$ to $400\Omega$ if the temperature measurement range is from $-200^{\circ}$ C to $850^{\circ}$ C. The reference resistor must be larger than the maximum RTD value. The reference resistance and PGA gain determines the positive full scale range of the measurement. - 2. Determine values for the IDAC excitation current and reference resistor. - In this design, the IDAC current source drives the RTD through lead 1. The current exits the RTD through lead 4 and is shunted by $R_{\text{REF}}$ to create a ratiometric measurement. The measurement is made between lead 2 and lead 3 by the ADC, making a Kelvin connection to remove the lead resistance error. With this four-terminal sensing, the 4-wire RTD measurement is the most accurate of the RTD wiring configurations. The excitation current source in this design is selected to be 1mA. This maximizes the value of the RTD voltage while keeping the self-heating of the RTD low. The typical range of RTD self-heating coefficients is 2.5mW/°C for small, thin-film elements and 65mW/°C for larger, wire-wound elements. With 1-mA excitation at the maximum RTD resistance value, the power dissipation in the RTD is less than 0.4mW and keeps the measurement errors from self-heating to less than 0.01°C. After selecting the IDAC current magnitude, set $R_{REF} = 1620\Omega$ . This sets the reference at 1.62V and the maximum RTD voltage is 400mV. The reference voltage acts as a level shift to place the input measurement to near mid-supply, putting the measurement in the PGA input operating range. With these values, the PGA gain can be set to 4 so that the maximum RTD voltage is near the positive full scale range without exceeding it. The reference resistor, $R_{REF}$ must be a precision resistor with high accuracy and low drift. Any error in $R_{REF}$ reflects the same error in the RTD measurement. The REFP0 and REFN0 pins are shown connecting to the $R_{REF}$ resistor as a Kelvin connection to get the best measurement of the reference voltage. This eliminates any series resistance as an error from the reference resistance measurement. Using the maximum RTD resistance, the ADC input voltages are calculated in the following: $$V_{AIN1} = I_{IDAC1} \bullet (R_{RTD} + R_{REF}) = 1 \text{mA} \bullet (400\Omega + 1620\Omega) = 2.02 \text{V}$$ $V_{AIN2} = I_{IDAC1} \bullet R_{REF} = 1 \text{mA} \bullet 1620\Omega = 1.62 \text{V}$ $V_{INMAX} = 1 \text{mA} \bullet 400\Omega = 400 \text{mV}$ 3. Verify that the design is within the range of operation of the ADC. First, verify that V<sub>AIN1</sub> and V<sub>AIN2</sub> are within the input range of the PGA given that the gain is 4 and that AVDD is 3.3V and AVSS is 0V. As the *ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference* data sheet shows, the absolute input voltage must satisfy the following: $$\begin{aligned} & \text{AVSS} + 0.15\text{V} + [|\text{V}_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < \text{AVDD} - 0.15\text{V} - [|\text{V}_{\text{INMAX}}| (\text{Gain} - 1) \ / \ 2] \\ & 0\text{V} + 0.15\text{V} + [|\text{V}_{\text{INMAX}}| \bullet (\text{Gain} - 1) \ / \ 2] < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < 3.3\text{V} - 0.15\text{V} - [|\text{V}_{\text{INMAX}}| (\text{Gain} - 1) \ / \ 2] \\ & 0.75 < \text{V}_{\text{AIN1}}, \ \text{V}_{\text{AIN2}} < 2.55\text{V} \end{aligned}$$ Because the maximum and minimum input voltages seen at AIN1 and AIN2 (2.02 V and 1.62 V) are between 0.75V and 2.55V, the inputs are in the PGA operating range. Second, verify that the voltage at the IDAC output pin is within the current source compliance voltage. The IDAC pin is AIN0, which have the same voltage as AIN1. At the maximum voltage, $V_{\text{AIN0}}$ is 2.02V. As shown in the Electrical Characteristics table in the *ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference* data sheet, the output voltage of the IDAC must be between AVSS and AVDD – 0.6V for an IDAC current of 1mA. In this example, with AVDD = 3.3V, the IDAC output must be: $$AVSS < V_{AIN0} = V_{AIN1} < AVDD - 0.6V$$ $0V < V_{AIN0} < 2.7V$ With the above result, the output compliance of the IDAC is satisfied. 4. Select values for the differential and common-mode filtering for the ADC inputs and reference inputs. This design includes differential and common-mode input RC filtering. The bandwidth of the differential input filtering is set to be at least 10 × higher than the data rate of the ADC. The common-mode capacitors are selected to be 1/10 of the value the differential capacitor. Because of capacitor selection, the bandwidth of common-mode input filtering is approximately 20 × higher than the differential input filtering. While series filter resistors offer some amount of input protection, keep the input resistors lower than $10k\Omega$ , to allow for proper input sampling for the ADC. With input filtering, differential signals are attenuated at a lower frequency than the common-mode signals, which are significantly rejected by the PGA of the device. Mismatches in common-mode capacitors cause an asymmetric noise attenuation, appearing as a differential input noise. With a lower bandwidth for differential signals, the effects from the mismatch of input common-mode capacitors be reduced. Input filtering for the ADC inputs and reference inputs are designed for the same bandwidth. In this design, the data rate is chosen to be 20SPS using the low-latency filter of the ADS124S08. This filtering provides a low noise measurement with single-cycle settling and the ability to reject 50-Hz and 60-Hz line noise. For the ADC input filtering, the bandwidth frequency for the differential and common-mode filtering is approximated in the following equations. $$\begin{split} f_{\text{IN\_DIFF}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN\_DIFF}} \ (R_{\text{RTD}} + 2 \bullet R_{\text{IN}})] \\ f_{\text{IN\_CM}} &= 1 \ / \ [2 \bullet \pi \bullet C_{\text{IN\_CM}} \ (R_{\text{RTD}} + R_{\text{IN}} + R_{\text{REF}})] \end{split}$$ For the ADC input filtering, $R_{\text{IN}} = 4.99 \text{k}\Omega$ , $C_{\text{IN\_DIFF}} = 47 \text{nF}$ , and $C_{\text{IN\_CM}} = 4.7 \text{nF}$ . This sets the differential filter bandwidth to 330Hz and the common-mode filter bandwidth to 5kHz. Similarly, the bandwidth for the reference input filtering is approximated in the following equations. $$\begin{split} f_{\text{REF\_DIFF}} &= 1 \: / \: [2 \bullet \pi \bullet C_{\text{REF\_DIFF}} \bullet (R_{\text{REF}} + 2 \bullet R_{\text{IN\_REF}})] \\ f_{\text{REF\_CM}} &= 1 \: / \: [2 \bullet \pi \bullet C_{\text{REF\_CM}} \bullet (R_{\text{REF}} + R_{\text{IN\_REF}})] \end{split}$$ For the reference input filtering, $R_{\text{IN\_REF}} = 4.32 \text{k}\Omega$ , $C_{\text{REF\_DIFF}} = 47 \text{nF}$ , and $C_{\text{REF\_CM}} = 4.7 \text{nF}$ . This sets the differential filter bandwidth to 330Hz and the common-mode filter bandwidth to 5.7kHz. Matching the ADC input and reference input filtering may not be possible. However, keeping the bandwidths close may reduce the noise in the measurement. For an in-depth analysis of component selection for input filtering, see the *RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices* application report. ### **Measurement Conversion** RTD measurements are typically ratiometric measurements. Using a ratiometric measurement, the ADC output code does not need to be converted to a voltage. This means that the output code gives a measurement only as a ratio of the value of the reference resistor and does not require a precise value for the excitation current. The only requirement is that the current through the RTD and reference resistor are the same. Equations for the measurement conversion are shown for a 24-bit ADC: Output Code = $$2^{23} \cdot \text{Gain} \cdot (V_{RTD} / V_{REF}) = 2^{23} \cdot \text{Gain} \cdot (I_{IDAC1} \cdot R_{RTD}) / (I_{IDAC1} \cdot R_{REF}) = 2^{23} \cdot \text{Gain} \cdot (R_{RTD} / R_{RTD}) (R_{R$$ The ADC converts the measurement to the RTD equivalent resistance. Because of non-linearity in the RTD response, the conversion of the resistance to temperature requires an calculation from equation or lookup table. For more information about the conversion of RTD resistance to temperature, see *A Basic Guide to RTD Measurements*. # **Register Settings** # Configuration Register Settings for a Four-Wire PT100 RTD Measurement Circuit with Low-Side Reference Using the ADS124S08 | - Control of the Cont | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--| | Register Name | Setting | Description | | | INPMUX | 12h | Select AIN <sub>P</sub> = AIN1 and AIN <sub>N</sub> = AIN2 | | | PGA | 0Ah | PGA enabled, Gain = 4 | | | DATARATE | 14h | Continuous conversion mode, low-latency filter, 20-SPS data rate | | | REF | 02h | Positive and negative reference buffers enabled, REFP0 and REFN0 reference inputs selected, internal reference always on | | | IDACMAG | 07h | IDAC magnitude set to 1mA | | | IDACMUX | F0h | IDAC1 set to AIN0, IDAC2 disabled | | | VBIAS | 00h | VBIAS not used for any input | | | SYS | 10h | Normal mode of operation | | | | INPMUX PGA DATARATE REF IDACMAG IDACMUX VBIAS | INPMUX 12h PGA 0Ah DATARATE 14h REF 02h IDACMAG 07h IDACMUX F0h VBIAS 00h | | ### **Pseudo Code Example** The following shows a pseudo code sequence with the required steps to set up the device and the microcontroller that interfaces to the ADC to take subsequent readings from the ADS124S0x in continuous conversion mode. The dedicated $\overline{DRDY}$ pin indicates availability of new conversion data. Pseudo code is shown without the use of the STATUS byte and CRC data verification. ADS124S08 firmware example code is available from the ADS124S08 product folder. ``` Configure microcontroller for SPI mode 1 (CPOL = 0, CPHA = 1) Configure microcontroller GPIO for /DRDY as a falling edge triggered interrupt input Set CS low; Send 06; // RESET command to make sure the device is properly reset after power-up Set CS high; Set CS low; // Configure the device // WREG starting at 02h address Send 42 // Write to 6 registers // Select AINP = AIN1 and AINN = AIN2 // PGA enabled, Gain = 4 14 // Continuous conversion mode, low-latency filter, 20-SPS data rate // Positive and negative reference buffers enabled, // REFPO and REFNO reference selected, internal reference always on // IDAC magnitude set to 1 mA F0; // IDAC1 set to AIN0, IDAC2 disabled Set CS high; Set CS low; // For verification, read back configuration registers Send 22 // RREG starting at 02h address // Read from 6 registers 00 00 00 00 00 00; // Send 6 NOPs for the read Set CS high; Set CS low; Send 08; // Send START command to start converting in continuous conversion mode; Set CS high; Loop Wait for DRDY to transition low; Set CS low; Send 12 // Send RDATA command 00 00 00; // Send 3 NOPs (24 SCLKs) to clock out data Set CS high; Set CS low; //STOP command stops conversions and puts the device in standby mode; Send OA; Set CS to high; ``` # **RTD Circuit Comparison Table** | RTD Circuit Topology | Advantages | Disadvantages | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Two-wire RTD, low-side reference | Least expensive | Least accurate, no lead-resistance cancellation | | Three-wire RTD, low-side reference, two IDAC current sources | Allows for lead-resistance cancellation | Sensitive to IDAC current mismatch, mismatch can be removed by swapping IDAC currents and averaging two measurements | | Three-wire RTD, low-side reference, one IDAC current source | Allows for lead-resistance cancellation | Requires two measurements, first for RTD measurement, second for lead-resistance cancellation | | Three-wire RTD, high-side reference, two IDAC current sources | Allows for lead-resistance cancellation, less sensitive to IDAC mismatch than using low side reference | Requires extra resistor for biasing, added voltage may not be compatible with low supply operation | | Four-wire RTD, low-side reference | Most accurate, no lead-resistance error | Most expensive | # **Design Featured Devices** | Device | Key Features | Link | Other Possible<br>Devices | |--------------------------|---------------------------------------------------------------------------------------------------------|------------------------------|---------------------------| | ADS124S08 | 24-Bit, 4kSPS, 12-Ch Delta-Sigma ADC With PGA and Voltage Reference for Precision Sensor Measurement | www.ti.com/product/ADS124S08 | Link to similar devices | | ADS114S08 <sup>(1)</sup> | 16-Bit, 4kSPS, 12-Ch Delta-Sigma ADC With PGA and Voltage<br>Reference for Precision Sensor Measurement | www.ti.com/product/ADS114S08 | Link to similar devices | <sup>(1)</sup> The ADS114S08 is a 16-bit version of the ADS124S08 and may be used in similar applications. # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ### **Additional Resources** - Texas Instruments, ADS124S08 Evaluation Module - Texas Instruments, ADS1x4S08 Evaluation Module User's Guide - Texas Instruments, ADS1x4S08 Firmware Example Code - Texas Instruments, A Basic Guide to RTD Measurements Application Report - Texas Instruments, RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices Application Report ### For direct support from TI Engineers use the E2E community e2e.ti.com # Two-channel, K-type thermocouple measurement circuit with internal temperature sensor CJC Joseph Wu | Input Measurement | ADC Input Voltage | ADC Digital Output | |-------------------|----------------------|-----------------------------------------| | T = -270°C | AINP - AINN = -6.5mV | FCC0 <sub>H</sub> or -832 <sub>10</sub> | | T = 1370°C | AINP – AINN = 55mV | 1B80 <sub>H</sub> or 7040 <sub>10</sub> | | Power Supplies | | | | |----------------|----|--|--| | VDD GND | | | | | 3.3V | 0V | | | # **Design Description** This cookbook design describes a temperature measurement circuit with two thermocouples using the ADS1118. Thermocouple voltage measurements are made with the ADS1118 internal voltage reference, while cold-junction compensation (CJC) measurements are made with the onboard temperature sensor. Two channels of the ADC are used for two K-type thermocouples with a temperature measurement range from –270°C to 1370°C. Included in this design are ADC register settings to configure the device and pseudo code is provided to configure and read from the device. This circuit can be used in applications such as *analog input modules* for PLCs, *lab instrumentation*, and *factory automation*. For more information about using precision ADCs with thermocouples, see *A Basic Guide to Thermocouple Measurements*. ### **Design Notes** - Use supply decoupling capacitors for the supply. VDD must be decoupled with at least a 0.1-μF capacitor to GND. See ADS1118 Ultrasmall, Low-Power, SPI<sup>TM</sup>-Compatible, 16-Bit Analog-to-Digital Converter with Internal Reference and Temperature Sensor for details on power supply recommendations. - 2. When possible, use C0G (NPO) ceramic capacitors for input filtering. The dielectric used in these capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. Because of size, this may not always be practical and X7R capacitors are the next best alternative. - 3. Cold-iunction compensation is required for accurate measurement of the thermocouple temperature. - 4. The K-type thermocouple is chosen for its large input range and thermocouple voltage. Other thermocouples have different sensitivities and error tolerances. For measurements with other thermocouples and a guide to use them, see *A Basic Guide to Thermocouple Measurements*. - Conversion tables and polynomial equations used to determine thermocouple temperature from the thermoelectric voltage is found at the NIST website at <a href="http://srdata.nist.gov/its90/menu/menu.html">http://srdata.nist.gov/its90/menu/menu.html</a>. Additionally, some thermocouple conversions may be determined from the Analog Engineer's Calculator. # **Component Selection** 1. Identify the range of operation for the thermocouple. The K-type thermocouple has a range of approximately -6.5mV to +55mV if the temperature measurement range is from -270°C to 1370°C. This range is used to maximize the resolution of the measurement, considering the full-scale range of the ADC. 2. Determine gain and input range of the ADC. In the ADS1118, the programmable gain amplifier (PGA) is implemented through scaled capacitive sampling, not as a true amplifier. With this PGA, the input range extends to the full supply range, but has less amplification and lower input impedance. In this device, the maximum amplification gives a full scale range of $\pm 0.256$ V. This is much larger than the range of $\pm 0.5$ mV to $\pm 0.0$ mV for the thermocouple. While it is not possible to over-range the PGA, the measurement uses a limited portion of the full scale range. Comparing the thermocouple range to the full-range, the percent of the usable ADC range can be calculated: ``` % of usable ADC range = [55mV-(-6.5mV)]/[0.256mV-(-0.256mV)] \cdot 100\% = 12.0\% Number of ADC codes in measurement range = 0.12 \cdot 2^{16} = 7864 ``` With a range of -270°C to 1370°C for the thermocouple, 7864 codes are used to represent a temperature range of 1640°C. This equates to approximately 0.21°C per ADC code which should be enough for most thermocouple applications. In other precision ADCs, the PGA is implemented similar to an instrumentation amplifier. If using a different ADC, calculate the maximum gain allowed without over-ranging the PGA based on the maximum thermocouple output voltage. Then ensure that the thermocouple biasing is near mid-supply so that the input signal is in the common-mode input range of the PGA. 3. Set up the resistor biasing to establish the input DC level and burnout detection. Equal biasing resistors are tied from either end of the thermocouple and to GND and VDD. In normal operation, the resistors set the DC biasing point of the thermocouple to near mid-supply. If the thermocouple burns out and becomes an open circuit, the resistors pull apart the thermocouple leads to either supply. These resistors are set high (often $500k\Omega$ to $10M\Omega$ ) to reduce the bias current going through the thermocouple. Resistor bias current reacting with the thermocouple lead resistance cause measurement error. However, the resistors must also be low enough to provide sufficient bias current to overcome any input current from the resistor. In this design, biasing resistors are chosen to be $1M\Omega$ . This value sets the resistor biasing current to a low 1.65 $\mu$ A. However, in the case of a burned out thermocouple, $1M\Omega$ provides enough current to separate the ADC inputs against the 710 $k\Omega$ equivalent input impedance of the ADS1118. In the case of the good thermocouple, the thermocouple voltage has a range of -6.5mV to 55mV. The remaining 3.3V of the VDD supply is dropped equally between the biasing resistors. With $1-M\Omega$ bias resistors, the thermocouple voltage has a DC operating point near mid-supply at 1.65V. In the case of a burned out thermocouple, the open circuit creates a voltage divider with the two $1M\Omega$ around the 710-k $\Omega$ equivalent input impedance. The ADC input voltage with a burned out thermocouple may be calculated as: ADC input voltage = $$3.3V \cdot [710k\Omega / (1M\Omega + 710k\Omega + 1M\Omega)] = 0.85V$$ If the thermocouple burns out, the ADC input voltage is 0.86V, which is much larger that the positive full-scale reading of the ADC. The ADC reports a reading of 7FFFh to indicate a burnout condition. 4. Select values for the differential and common-mode filtering for the ADC inputs and reference inputs. If there is input filtering, the input current reacts with any series filter resistance to create an error. For the ADS1118, the input current is modeled as an equivalent differential input impedance. As previously mentioned, the equivalent differential input impedance is typically $710k\Omega$ . For this reason, the input series resistance is kept low or the added voltage appears as a gain error. This design includes differential and common-mode input RC filtering. The bandwidth of the differential input filtering is set to be at least $10 \times 10 \times 10^{-5}$ higher than the data rate of the ADC. The common-mode capacitors are selected to be $1/10 \times 10^{-5}$ of the value the differential capacitor. Because of capacitor selection, the bandwidth of common-mode input filtering is approximately $20 \times 10^{-5}$ higher than the differential input filtering. With input filtering, differential signals are attenuated at a lower frequency than the common-mode signals, which are significantly rejected by the PGA of the device. Mismatches in common-mode capacitors cause an asymmetric noise attenuation, appearing as a differential input noise. With a lower bandwidth for differential signals, the effects from the mismatch of input common-mode capacitors are reduced. Input filtering for the ADC inputs and reference inputs are designed for the same bandwidth. In this design, the data rate is chosen to be 8SPS. For the ADC input filtering, the bandwidth frequency for the differential and common-mode filtering is approximated in the following equations: $$f_{\text{IN\_DIFF}} = 1 / [2 \cdot \pi \cdot C_{\text{DIFF}} \cdot (2 \cdot R_{\text{DIFF}})]$$ $$f_{\text{IN\_CM}} = 1 / (2 \cdot \pi \cdot C_{\text{CM}} \cdot R_{\text{DIFF}})$$ For the ADC input filtering, $R_{IN} = 500\Omega$ , $C_{IN\_DIFF} = 1\mu F$ , and $C_{IN\_CM} = 0.1\mu F$ . This sets the differential filter bandwidth to 160Hz and the common-mode filter bandwidth to 3.2kHz. Use cold-junction compensation to calculate the actual thermocouple voltage based on the cold-junction temperature. To get a precise measurement from a thermocouple, cold-junction compensation must be performed to get an accurate temperature measurement. An accurate measurement of the cold-junction where the thermocouple leads are tied is required. You cannot simply add the temperature of the cold-junction to the temperature computed from the thermocouple voltage. To accurately determine the thermocouple temperature, the proper method is to: - 1. Convert the cold-junction temperature $(T_{CJ})$ to a voltage $(V_{CJ})$ - 2. Add the cold-junction voltage to the measured thermocouple voltage ( $V_{CJ} + V_{TC}$ ) - 3. Convert the summed cold-junction voltage and thermocouple voltage to the thermocouple temperature (T<sub>TC</sub>) The following flow diagram shows the conversion method to determine the actual temperature of the thermocouple based on the ADC measurements. Conversion tables and polynomial equations used to determine thermocouple temperature from the thermoelectric voltage are found at the NIST website at <a href="http://srdata.nist.gov/its90/menu/menu.html">http://srdata.nist.gov/its90/menu/menu.html</a>. Because the ADS1118 has an accurate internal temperature sensor, a measurement can be used. The internal temperature sensor has a typical accuracy of 0.2°C for a range of 0°C to 70°C. This accuracy is ideal for the cold-junction measurement. However, the device requires a good thermal contact to the connection for the thermocouple cold-junction. Any error in the cold-junction measurement yields an error in the resulting temperature measurement. For more information about thermocouples and the cold-junction compensation measurement, see *A Basic Guide to Thermocouple Measurements*. ### **Measurement Conversion** Conversions for the thermocouple voltage are relatively straight forward based on the full-scale range setting of the ADC. In this design, the smallest full-scale range is used (±0.256V). Measurement 1 (Thermocouple 1): Output Code 1 = $[2^{15} \cdot (V_{AIN0} - V_{AIN1}) / (0.256V)]$ Thermocouple 1 Voltage = $V_{AIN0} - V_{AIN1} = [(Output Code 1) \cdot 0.256V / 2^{15}]$ Measurement 2 (Thermocouple 2): Output Code 2 = $[2^{15} \cdot (V_{AIN2} - V_{AIN3}) / (0.256V)]$ Thermocouple 2 Voltage = $V_{AIN2} - V_{AIN3} = [(Output Code 2) \cdot 0.256V / 2^{15}]$ Conversions for the internal temperature sensor require some data manipulation. Temperature data from the ADC are represented as a 14-bit result that is left-justified within the 16-bit conversion result. Data are output starting with the most significant byte (MSB). When reading the two data bytes, the first 14 bits are used to indicate the temperature measurement result. One 14-bit LSB equals 0.03125°C and negative numbers are represented in binary twos complement format. Measurement 3 (Internal Temperature Sensor): Output Code $3 = [(Temperature) / (0.03125^{\circ}C)]$ Temperature = [(Output Code 3) • (0.03125°C)] Output Code 3 is the first 14 bits of the two byte output data from the ADC. For more information about the ADS1118 and the internal temperature sensor see *ADS1118 Ultrasmall, Low-Power, SPI*<sup>TM</sup>-Compatible, 16-Bit Analog-to-Digital Converter with Internal Reference and Temperature Sensor. # **Register Settings** # Measurement 1 (Thermocouple 1 Voltage): Config Register (8D0Bh) | Bit | Field | Setting | Description | |-------|------------|---------|--------------------------------------------------| | 15 | SS | 1 | Start a single conversion | | 14:12 | MUX[2:0] | 000 | AINP is AIN0 and AINN is AIN1 for thermocouple 1 | | 11:9 | PGA[2:0] | 110 | FSR is ±0.256V | | 8 | MODE | 1 | Power-down and single-shot mode | | 7:5 | DR[2:0] | 000 | 8SPS | | 4 | TS_MODE | 0 | ADC mode | | 3 | PULL_UP_EN | 1 | Pullup resistor enabled on DOUT/DRDY pin | | 2:1 | NOP[1:0] | 01 | Valid data, update the Config register | | 0 | Reserved | 1 | Always write 1h | # Measurement 2 (Thermocouple 2 Voltage): Config Register (BD0Bh) | Bit | Field | Setting | Description | |-------|------------|---------|--------------------------------------------------| | 15 | SS | 1 | Start a single conversion | | 14:12 | MUX[2:0] | 011 | AINP is AIN2 and AINN is AIN3 for thermocouple 2 | | 11:9 | PGA[2:0] | 110 | FSR is ±0.256V | | 8 | MODE | 1 | Power-down and single-shot mode | | 7:5 | DR[2:0] | 000 | 8SPS | | 4 | TS_MODE | 0 | ADC mode | | 3 | PULL_UP_EN | 1 | Pullup resistor enabled on DOUT/DRDY pin | | 2:1 | NOP[1:0] | 01 | Valid data, update the Config register | | 0 | Reserved | 1 | Always write 1h | # Measurement 3 (Internal Temperature Sensor): Config Register (8D1Bh) | Bit | Field | Setting | Description | |-------|------------|---------|----------------------------------------------------| | 15 | SS | 1 | Start a single conversion | | 14:12 | MUX[2:0] | 011 | AINP is AIN2 and AINN is AIN3 (ignored by TS_MODE) | | 11:9 | PGA[2:0] | 110 | FSR is ±0.256V (ignored by TS_MODE) | | 8 | MODE | 1 | Power-down and single-shot mode | | 7:5 | DR[2:0] | 000 | 8SPS | | 4 | TS_MODE | 1 | Temperature sensor mode (bypasses MUX[2:0]) | | 3 | PULL_UP_EN | 1 | Pullup resistor enabled on DOUT/DRDY pin | | 2:1 | NOP[1:0] | 01 | Valid data, update the Config register | | 0 | Reserved | 1 | Always write 1h | ### **Pseudo Code Example** The following shows a pseudo code sequence with the required steps to set up the device and the microcontroller that interfaces to the ADC in order to take subsequent readings from the ADS1118 in single-shot conversion mode. Data read back and device configuration are done with 32-bit transmission cycle with Config register read back. The ADS1118 is configured to measure the thermocouple voltages with a full-scale range of ±256mV and a data rate of 8SPS. The device cycles from reading the voltage of thermocouple 1, the voltage of thermocouple 2, and then the ADS1118 internal temperature sensor. After taking all three readings, cold-junction compensation is used to convert the thermocouple voltages to the thermocouple temperatures. ``` Configure microcontroller for SPI mode 1 (CPOL = 0, CPHA = 1) Set CS low; // Start conversions Send 8D0B8D0B; //Start conversion for thermocouple 1 // Use 32-bit data transmission cycle with Config register readback // The first iteration of the loop has no data readback Set CS high; Loop Wait 69ms // Wait for typical data period +10% for internal oscillator variation Send BD0BBD0B; // Read data for thermocouple 1, start conversion for thermocouple 2, Set CS high; Wait 69ms; Set CS low; Send 8D1B8D1B; // Read data for thermocouple 2, start conversion for temperature sensor, Set CS high; Wait 69ms; Set CS low; Send 8D0B8D0B // Read data temperature sensor, Start conversion for thermocouple 1 Set CS high; // Cold-junction compensation to determine thermocouple temperature Convert thermocouple 1 ADC data to voltage; Convert thermocouple 2 ADC data to voltage; Convert temperature sensor data to temperature; Convert temperature sensor data to thermoelectric voltage; // By lookup table or calculation Add thermocouple 1 voltage to temperature thermoelectric voltage; Convert resulting voltage for thermocouple 1 to temperature; // By lookup table or calculation Add thermocouple 2 voltage to temperature thermoelectric voltage; Convert resulting voltage for thermocouple 2 to temperature; // By lookup table or calculation ``` #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------| | ADS1118 | Ultrasmall, low-power, SPI™-compatible, 16-bit analog-to-digital converter with internal reference and temperature sensor | http://www.ti.com/product/ADS1118 | Link to similar devices (1) | <sup>&</sup>lt;sup>(1)</sup> For cold-junction compensation, ensure that the device has a internal temperature sensor with specified limits. Alternately, an external temperature sensor may be used with an ADC channel for the cold-junction measurement. ### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ### **Additional Resources** - Texas Instruments, ADS1118 Evaluation Module - Texas Instruments, ADS1118EVM User Guide and Software Tutorial - Texas Instruments, A Basic Guide to Thermocouple Measurements - Texas Instruments, Analog Engineer's Calculator - Texas Instruments, Precision Thermocouple Measurement with the ADS1118 - Texas Instruments, Simple Thermocouple Measurement Solution Reference Design, <1°C Accurate</li> # For direct support from TI Engineers use the E2E community: e2e.ti.com SBAA317-December 2018 ## ±12-V voltage sensing circuit with an isolated amplifier and pseudo-differential input SAR ADC Alex Smith | ISO224 Input Voltage | ISO224 Output<br>(V <sub>OUTP</sub> - V <sub>OUTN</sub> ) | ADS7142 Input (Pseudo-Differential) | ADS7142<br>Digital Output | |----------------------|-----------------------------------------------------------|-------------------------------------|---------------------------| | +12V | +4V | 3.3V | FFF <sub>H</sub> | | -12V | -4V | 0V | 000 <sub>H</sub> | | Power Supplies and Reference Voltages | | | | | |---------------------------------------|--------------|-------|-----|--| | VDD1 | VDD2 and Vcc | AVDD | GND | | | 4.5 V - 18 V | 5 V | 3.3 V | 0 V | | #### **Design Description** This circuit performs a ±12-V isolated voltage sensing measurement utilizing the ISO224 isolated amplifier, TLV9002 operational amplifier, and the ADS7142 SAR ADC. The ISO224 can measure single-ended signals of ±12V with a fixed gain of ½V/V and produces a ±4-V isolated differential output voltage with an output common-mode voltage of VDD2 / 2. Channel 1 of the TLV9002 conditions the output of the ISO224 to fit the input range of the ADS7142, while Channel 2 monitors the ISO224 fail-safe output. The ADS7142 is a dual-channel ADC with a full-scale input and reference voltage of AVDD which can range from 1.65V to 3.6V. For this cookbook circuit, the ADS7142 dual-channel input will be used in a pseudo-differential configuration which allows for both positive and negative signals to be measured by the ISO224. This circuit is applicable to many high Voltage industrial applications such as *Train Control & Management Systems*, *Analog Input Modules*, and *Inverter & Motor Control*. The equations and explanation of component selection in this design can be customized based on system specifications and needs. #### **Specifications** | Specification | Calculated | Simulated | |-----------------------------------------|----------------------|----------------------| | Transient ADC input settling at 140kSPS | 403μV | 88µV | | Conditioned signal range | 0V-3.3V | 0V-3.3V | | Noise (at the input) | 262μV <sub>RMS</sub> | 526μV <sub>RMS</sub> | | Closed-loop bandwidth | 175kHz | 145kHz | #### **Design Notes** - 1. The ISO224 was selected due to its wide input range, flexible power configuration, and high accuracy. - The ADS7142 was selected due to its very low power, high level of integration, flexible power configurations, and small size. - The TLV9002 operational amplifier was selected for its cost optimization, configuration options, and small size. - 4. Select low impedance, low noise sources for AVDD, V<sub>CM</sub>, and the pseudo-differential input to AINN which sets the common-mode voltage of the ADC. - 5. Find the ADC full-scale range and common-mode specifications. This is covered in component selection. - 6. Select a COG capacitor for C<sub>FILT</sub> to minimize distortion. - For best performance, consider using a 0.1% 20ppm/°C film resistor for R<sub>FILT1,2</sub> or better, to minimize distortion. - 8. *Understanding and Calibrating the Offset and Gain for ADC Systems* covers methods for error analysis. Review the link for methods to minimize gain, offset, drift, and noise errors. - 9. The *TI Precision Labs ADCs* training video series covers methods for selecting the charge bucket circuit R<sub>FILT</sub> and C<sub>FILT</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If the design is modified, a different RC filter must be selected. Refer to *Introduction to SAR ADC Front-End Component Selection* for an explanation of how to select the RC filter for best settling and AC performance. #### **Component Selection** 1. Select an isolated amplifier based on the input voltage range and determine the output common-mode voltage and output voltage range: The ISO224 power supplies can be 4.5V to 18V for the high-side power supply, and 4.5V to 5.5V for the low-side power supply. The ISO224 has a $\pm 12$ -V single-ended input range with a fixed gain of $\frac{1}{3}$ V/V, yielding $\pm 4$ -V differential output at a common-mode voltage of VDD2 / 2, $\pm 2.5$ V for this example: $$\frac{\pm 12 V_{\text{IN,Single-Ended}}}{3} = \pm 4 V_{\text{OUT,Differential}} \ \textcircled{@} \ 2.5 V \left(\frac{V_{DD2}}{2}\right) common - mode$$ 2. Select an ADC with small size and low power: The ADS7142 is a small sized, low power, dual channel ADC that can be used in a pseudo-differential configuration. The max input range is set by the reference voltage and is equal to AVDD, 3.3V for this example: $$ADC_{Full-Scale\ Range} = V_{REF} = AVDD = 3.3V$$ Find the required ADC common-mode voltage for pseudo-differential measurements: $$V_{CM} = \frac{V_{REF}}{2} = 1.65V$$ 3. Select an operational amplifier that can convert the ±4-V differential, +2.5-V common-mode output of the ISO224 to the 3.3-V pseudo-differential, 1.65-V common-mode input of the ADS7142. Additionally, selecting an operational amplifier with a second channel that can monitor the fail-safe output feature of the ISO224 is preferred: The **TLV9002** is a 2 channel, rail-to-rail input and output amplifier optimized for cost sensitive and small size applications. Channel 1 is used to convert the $\pm 4$ -V differential, $\pm 2.5$ -V common-mode output of the ISO224 to a 3.3-V peak pseudo-differential output with a common-mode voltage of 1.65 V. When R1 = R4 and R2 = R3, the transfer function is set by the following equation: $$V_{OUT} = V_{OUTP} \left( \frac{R4}{R3} \right) + V_{OUTN} \left( \frac{R1}{R2} \right) + V_{CM}$$ The signal must be converted from $\pm 4V$ to 3.3V, this means that the signal must be reduced by a factor of 3.3V/ $\pm 4V$ = 3.3V/8V. Substituting V<sub>CM</sub> with the previously calculated value of 1.65V and setting R2 and R3 to an easy to work with 10 k $\Omega$ yields the following equations: $$3.3V = 4V \left(\frac{R4}{10k\Omega}\right) + 1.65V \qquad \quad 0V = -4V \left(\frac{R1}{10k\Omega}\right) + 1.65V$$ Solving for R1 and R4 yields values of 4.125 k $\Omega$ . Additional information on this topic can be seen in the Interfacing a Differential-Output (Isolated) Amplifier to a Single-Ended Input ADC tech note. Channel 2 of the TLV9002 is used to monitor the fail-safe output feature of the ISO224. The ISO224 fail-safe output feature becomes active whenever the high-side power supply, VDD1, is missing independent of the input signal on the $V_{\text{IN}}$ pin. The TLV9002 channel 2 output, VCOMP, is fed to a GPIO port on the system controller and goes high whenever the Fail-Safe output feature is active. For additional details please see the **Fail-Safe Output Feature** application note. 4. Select R<sub>1FILT</sub>, R<sub>2FILT</sub>, and C<sub>FILT</sub> for settling of the input signal and sample rate of 140kSPS: Refine the $R_{\text{FILT}}$ and $C_{\text{FILT}}$ Values is a TI Precision Labs video showing the methodology for selecting $R_{\text{FILT}}$ and $C_{\text{FILT}}$ . The final value of 1.1 k $\Omega$ and 330pF proved to settle to well below ½ of a least significant bit (LSB) within the acquisition window. #### **DC Transfer Characteristics** The following graphs show the simulated inputs of the TLV9002 and the ADS7142 from a $\pm 15$ -V input signal to the ISO224. The ISO224 has a linear output of $\pm$ VIN/3 and the input to the TLV9002 can be seen in the first graph. The second graph shows that the TLV9002 further reduces the gain by VIN / 2.43 and shifts the common mode to 1.65V. This results in the full-range $\pm 12$ -V input signal utilizing the 0V-3.3V full-scale range (FSR) of the ADC with AVDD = VREF = 3.3V. The following transfer function shows that the gain of the ISO224 and TLV9002 is 1/7.28 V/V. $Gain_{ISO224} \cdot Gain_{TLV9002} \cdot V_{IN} = V_{OUT}$ $$\frac{1}{3} \cdot \frac{1}{2.43} \cdot 12V = \frac{1}{7.28} \cdot 12V = 1.65V$$ #### **AC Transfer Characteristics** The simulated bandwidth of the signal chain is approximately 145kHz and the gain is –17.25dB which is a linear gain of approximately 0.137V/V (attenuation ratio 1/7.28V/V). This matches the expected gain of the system. ## **Transient ADC Input Settling Simulation** The following simulation shows the transient settling results with an acquisition time of $5.3\mu s$ . The $88\mu V$ of noise is well within the $0.5 \cdot LSB$ limit of $403\mu V$ . See *Refine the Rfilt and Cfilt Values* for detailed theory on this subject. #### **Noise Simulation** The simulated noise seen at the input of the ADC is greater than the expected calculated noise. This difference is due to noise peaking in the simulation model which is not included in the calculation. The following equations show that the ISO224 noise dominates the signal chain, and that the noise from the TLV9002 is negligible. Refer to *Calculating the Total Noise for ADC Systems* for detailed theory on this subject. $$\begin{split} &E_n = Gain(e_n)\sqrt{\left(1.57 \cdot BW\right)} \\ &E_{nISO224A} = \frac{1}{3} \cdot \frac{1}{2.43} \left(4\mu V \, / \, \sqrt{Hz}\,\right) \cdot \sqrt{1.57 \cdot 145 \, kHz} = 262 \mu V_{RMS} \\ &E_{nTLV9002} = \frac{1}{2.43} \left(27 nV \, / \, \sqrt{Hz}\,\right) \cdot \sqrt{1.57 \cdot 145 \, kHz} = 5 \mu V_{RMS} \end{split}$$ $$\mathsf{E}_{nISO224A+TLV9002} = \mathsf{E}_{nISO224A} + \mathsf{E}_{nTLV9002} = \sqrt{262^2 \mu V_{RMS} + 5^2 \mu V_{RMS}} = 262 \mu V_{RMS}$$ www.ti.com ## **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------| | ISO224 | $\pm$ 12-V single-ended input range, Fixed gain of ½, yielding $\pm$ 4-V differential output, output common-mode voltage of +2.5V, 4.5V to 18-V high-side power supply, 4.5-V to 5.5-V low side power supply, input offset: $\pm$ 5mV at 25°C, $\pm$ 42μV/°C max, gain error: $\pm$ 0.3% at 25°C, $\pm$ 50ppm/°C maximum, nonlinearity: $\pm$ 0.01% maximum, $\pm$ 1ppm/°C, high-input impedance of 1.25MΩ | www.ti.com/product/ISO224 | www.ti.com/isoamps | | ADS7142 | Dual-Channel, full-scale input span and reference set by AVDD, 12-bit performance by default, 16-bit performance with High Precision Mode, very low current consumption of 0.45 µA at 600SPS | www.ti.com/product/ADS7142 | http://www.ti.com/Precision<br>ADCs | | TLV9002 | Dual-Channel, rail-to-rail input and output amplifier, low broadband noise of 2727nV/√Hz, Low Input Offset Voltage of ±0.04-mV | www.ti.com/product/TLV9002 | http://www.ti.com/opamps | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## Link to Key Files TINA files for Isolated Design - http://www.ti.com/lit/zip/sbac226. SBAA312-September 2018 ## ±12-V voltage sensing circuit with an isolated amplifier and differential input SAR ADC Alex Smith | ISO224 Input Voltage | ISO Output, ADC Input (V <sub>OUTP</sub> - V <sub>OUTN</sub> ) | Digital Output ADS7945 | |----------------------|----------------------------------------------------------------|------------------------| | +12V | +4V | 1999 <sub>H</sub> | | -12V | -4V | E666 <sub>H</sub> | | Power Supplies and Reference Voltages | | | | | |-----------------------------------------|----|----|--|--| | VDD1 VDD2 and AVDD REF5050 External Ref | | | | | | 15V | 5V | 5V | | | ## **Design Description** This circuit performs a $\pm 12$ -V isolated voltage sensing measurement utilizing the ISO224 isolated amplifier and the ADS745 SAR ADC. The ISO224 can measure true differential signals of $\pm 12$ V with a fixed gain of $\frac{1}{3}$ V/V and produces an isolated differential output voltage with an output common-mode voltage of VDD2 / 2. The ADS7945 is a fully differential input ADC with a full-scale input voltage of $\pm V_{REF}$ and a common-mode input voltage of $V_{REF}$ and a common-mode input voltage of $V_{REF}$ / 2 $\pm 200$ mV. Selecting a $\pm 5$ -V reference allows the ADS7945 to accept the full-scale and common-mode outputs from the ISO224. Capturing the ISO224 output with a fully differential input ADC doubles the system dynamic range compared to a single-ended conversion. Many high-voltage industrial applications such as *Protection Relays*, *Channel-to-Channel Isolated* $\pm 10$ V *Analog Input Cards*, and *Inverter & Motor Control*. The equations and explanation of component selection in this design can be customized based on system specifications and needs. ## **Specifications** | Specification | Calculated | Simulated | |-----------------------------------------|----------------------|-----------------------| | Transient ADC input settling at 100ksps | 305μV | 11µV | | Conditioned signal range | ±4V | ±4V | | Noise (at the input) | 1.9mV <sub>RMS</sub> | 1.73mV <sub>RMS</sub> | | Closed-loop bandwidth | 175kHz | 185kHz | #### **Design Notes** - The ADS7945 was selected due to its low power and a compatible analog input structure with the ISO224. - 2. Verify the systems linear operation for the desired input signal range. This is verified using simulation in the DC Transfer Characteristics selection. - 3. Select COG capacitors for $C_{FILT}$ to minimize distortion. - 4. *Understanding and Calibrating the Offset and Gain for ADC Systems* covers methods for error analysis. Review the link for methods to minimize gain, offset, drift, and noise errors. - 5. The *TI Precision Labs ADCs* training video series covers methods for selecting the charge bucket circuit R<sub>FILT</sub> and C<sub>FILT</sub>. These component values are dependent on the amplifier bandwidth, data converter sampling rate, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If the design is modified, a different RC filter must be selected. Refer to *Introduction to SAR ADC Front-End Component Selection* for an explanation of how to select the RC filter for best settling and AC performance. www.ti.com #### **Component Selection** 1. Select an isolated amplifier based on the input voltage range and determine the output common-mode voltage and output voltage range: #### ISO224: - ±12-V single-ended input range - Fixed gain of ⅓, yielding ±4-V differential output - Output common-mode voltage of +2.5V - 4.5-V to 18-V high-side power supply, 4.5-V to 5.5-V low-side power supply - Input Offset: ±5mV at 25°C, ±42µV/°C maximum - Gain Error: ±0.3% at 25°C, ±50ppm/°C maximum - Nonlinearity: ±0.01% max, ±1ppm/°C - High-input impedance of $1.25M\Omega$ - 2. Select an ADC with an appropriate common-mode and differential input range to pair with the +2.5-V common-mode and ±4-V differential output of the ISO224: #### ADS7945: - ±5-V maximum analog input range - Full-scale input span set by ±voltage reference - Input common-mode range of V<sub>REF</sub> / 2 ±0.2V - 2.7-V to 5.25-V power supply - High SNR of 84, low power of 11.6mW at 2Msps - 3. Select a voltage reference that supports the common-mode constraint set by the 2.5-V common-mode output of the ISO224 and the $V_{REF}$ / 2 ±0.2-V common-mode input voltage of the ADS7945. This means that the reference output voltage must be 5V, low noise, and a configurable input voltage is preferred: ## **REF5050:** - 5-V output - 5.2-V to 18-V input voltage power supply - 3μVPP/V noise - 4. Select $R_{1E||T}$ , $R_{2E||T}$ , and $C_{E||T}$ for settling of the input signal and sample rate of 100ksps: Refine the $R_{\text{Fil}}$ and $C_{\text{Fil}}$ Values is a TI Precision Labs video showing the methodology for selecting $R_{\text{Fil}}$ and $C_{\text{Fil}}$ . The final value of $120\Omega$ and 510pF proved to settle to well below ½ of a least significant bit (LSB) within the acquisition window. #### **DC Transfer Characteristics** The following graph shows the simulated output for a ±15-V input. The desired linear range is a ±4-V output for a ±12-V input. This simulation shows that the linear output range is approximately ±4.6V which is well beyond the requirement. The transfer function shows the ISO224 gain is $\frac{1}{3}$ (that is, Gain · V<sub>IN</sub> = V<sub>OUT</sub>, ( $\frac{1}{3}$ )·(12V) = 4V). ## **AC Transfer Characteristics** The simulated bandwidth is approximately 186kHz and the gain is -9.57dB (or 0.332V/V) which closely matches the expected gain and bandwidth for the ISO224 (specified fc = 175kHz, gain = 0.333V/V). ## **Transient ADC Input Settling Simulation** The following simulation shows the transient settling results with an acquisition time of $9.6\mu s$ . The $11-\mu V$ settling error is well within the 0.5 \* LSB limit of $305\mu V$ . See *Refine the Rfilt and Cfilt Values* for detailed theory on this subject. #### **Noise Simulation** The following noise calculation looks only at the noise of the ISO224. The ISO224 noise is substantially higher than other noise sources in the circuit, so the total noise can be approximated as the ISO224 noise. The same method can be used for the B grade. $$\begin{split} E_{nlSO224A} &= Gain\left(e_n\right)\sqrt{1.57 \cdot BW} \\ E_{nlSO224A} &= \frac{1}{3}\left(4\mu V / \sqrt{Hz}\right)\sqrt{1.57 \cdot 176 kHz} = 0.7 mV_{RMS} \end{split}$$ The simulated noise is greater than the expected calculated noise. This difference is due to noise peaking in the simulation model. The noise peaking is not included in the calculation. Refer to *Calculating the Total Noise for ADC Systems* for detailed theory on this subject. #### www.ti.com ## **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------| | ISO224 | $\pm$ 12-V single-ended input range, Fixed gain of ½, yielding $\pm$ 4-V differential output, output common-mode voltage of +2.5V, 4.5-V to 18-V high-side power supply, 4.5-V to 5.5-V low side power supply, input offset: $\pm$ 5mV at 25°C, $\pm$ 42μV/°C max, gain error: $\pm$ 0.3% at 25°C, $\pm$ 50ppm/°C maximum, nonlinearity: $\pm$ 0.01% maximum, $\pm$ 1ppm/°C, high-input impedance of 1.25MΩ | www.ti.com/product/ISO224 | www.ti.com/isoamps | | ADS7945 | $\pm 5$ V max analog input range, full-scale input span set by $\pm voltage$ reference, input common mode range of V $_{\rm REF}$ / 2 $\pm 0.2$ V, 2.7-V to 5.25-V power supply, high SNR of 84, low power of 11.6mW at 2Msps | www.ti.com/product/ADS7945 | http://www.ti.com/opamps | | REF5050 | 3ppm/°C drift, 0.05% initial accuracy, 4μVpp/V noise | www.ti.com/product/REF5050 | http://www.ti.com/vref | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## Link to Key Files See the TINA files for Isolated Design - http://www.ti.com/lit/zip/sbac213. SBAA282A-March 2018-Revised March 2019 # Antialiasing filter circuit design for single-ended ADC input using fixed cutoff frequency #### Manuel Chavez | Input | ADC Input | Digital Output ADS8319 | |------------------------------|----------------------|------------------------------------------| | V <sub>in</sub> Min = 0.1V | $V_{adc\_in} = 4.9V$ | FAE1 <sub>H</sub> or 64225 <sub>10</sub> | | $V_{in}Max = V_{REF} = 4.9V$ | $V_{adc\_in} = 0.1V$ | 051F <sub>H</sub> or 1311 <sub>10</sub> | | | Power Supplies | | | | | |-----------------|-----------------|-----------------|------------------|------|------| | V <sub>cc</sub> | V <sub>ee</sub> | V <sub>cm</sub> | V <sub>REF</sub> | AVDD | DVDD | | 5.3V | GND (0V) | 2.5V | 5V | 5V | 5V | #### **Design Description** This cookbook is intended to demonstrate a method of designing an antialiasing filter for a single-ended SAR ADC input using the Antialias Filter Designer on Tl's *Analog Engineer's Calculator*. The objective of the tool is to find filter specifications that will attenuate alias signals to one-half LSB of a given ADC. This design approach uses a fixed cutoff frequency and the example circuit uses the ADS8319 ADC. This single-ended device circuit is practical for low-power applications such as *Data Acquisition*, *Lab Instrumentation*, *Oscilloscopes*, *Analog Input Module*, and battery-powered equipment. ## **Specifications** | Specification | Calculated / Goal | Simulated | |----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | Attenuate 1mV alias signal at Nyquist to ½ LSB V <sub>in_Nyquist</sub> = 1mV at 250kHz | $V_{out\_Nyquist} \leftarrow \frac{1}{2} LSB$<br>$\frac{1}{2} LSB = \frac{38.14 \mu V}{4} at 250 kHz$ | $V_{out\_Nyquist} = 21\mu V$<br>Attenuation = -33.43dB | | Transient ADC Input Settling | < 0.5 LSB or 38.15μV | 91.5nV | | Noise | 78.9µV | 87.77μV | | Bandwidth | 50kHz | 50.1kHz | #### **Design Notes** - 1. *TI Precision Labs* introduces the concept of frequency domain aliasing and describes how aliases are error sources to avoid or minimize. The video on *Aliasing and Anti-aliasing Filters* covers how an antialiasing filter can be used to minimize these aliasing errors. - 2. The active filter in this cookbook is designed using TI's *Analog Engineer's Calculator* and *TI FilterPro* (click to download). This software can be used to design active filter circuits for many applications. - 3. Use 0.1%-1% tolerance resistors and 5% tolerance capacitors or better for good system accuracy. - 4. RC charge bucket circuits are specially designed for each system; TI's Precision Labs video on *Refining Rfilt and Cfilt Values* explains how to optimize the RC charge bucket. - 5. Circuit simulations are modeled with schematics and diagrams made using *TINA-TI* simulation software (click to download). - 6. For detail on choosing the right driver op amp, building and simulating the ADC model, and finding the RC charge bucket values, see the TI Precision Labs video series *Introduction to SAR ADC Front-End Component Selection*. #### **Component Selection** - Once a single-ended ADC has been chosen, determine whether the antialias filter will be designed with a set cutoff frequency or set filter order. If the frequency is set, continue through the following steps. If the filter order is set, use the "Find Usable Frequency Range" tab in the Analog Engineer's Calculator. Both methods use tools from the Analog Engineer's Calculator. - 2. Using the *Find Filter Order* tab of the *Anti-Alias Filter Designer*, choose between a Bessel and Butterworth filter under *Choose Filter Type*. Bessel is chosen in this case for maximum flatness in the pass band and linear phase response. - 3. Fill in the *Nyquist Frequency* to be ½ of the sampling rate of the ADC. The ADS8319 has a sampling rate of 500ksps so the Nyquist frequency is 250kHz. - 4. Determine the desired cutoff frequency of the filter to be designed and enter it in the *Cutoff Frequency* box; a general guideline is for the cutoff frequency to be one decade above the desired input frequency. In this case, the input frequency is 5kHz so the cutoff frequency is set to 50kHz. - 5. For the Alias Signal Amplitude at Nyquist Frequency field, enter the largest expected alias signal amplitude that will be attenuated to ½ LSB at the Nyquist frequency. This number can range from microvolts up to the full scale voltage. In this low-noise system, a maximum alias signal amplitude of 1mVpp is expected. - 6. The *Full Scale Range* of the ADC is typically equal to Vref and is set to 5V in this system. The bit resolution of the ADS8319 is 16 bits and is filled into *Number of Bits*. - 7. After clicking *OK*, the results displayed on the right side of the calculator are used to design the necessary antialias filter. With the resulting filter specifications, the lowpass antialias filter can be designed by transcribing these numbers into TI FilterPro. The circuit specifications in this cookbook are $f_{nyquist} = 250k$ , $f_c = 50k$ , $V_{alias} = 1mV$ , FSR = 5V, and N bits = 16, so the Bessel example from Design Approach 1 is used continuing. On startup, TI FilterPro asks for the filter specifications to design around. After the final screen, an active filter circuit is displayed, and this is the antialias filter of the system. Refer to the following screenshots for the steps using FilterPro. In step 1, Lowpass is selected since an antialias filter is a specific lowpass filter. In step 2, the values for *Passband Frequency* ( $f_c$ ) and filter order are filled in from the Analog Engineer's Calculator. The option to *Set Fixed* filter order must be selected to match calculated parameters. For step 3, select the filter type to match calculations; *Bessel* is chosen in this example for maximum flatness in the pass band and linear phase response. Multiple feedback topology is chosen in step 4 because the filter attenuation will not be limited by the bandwidth of the op amp. This topology has the disadvantages of inverting a signal and offering low input impedance. *Sallen-Key* can also be selected since it is a non-inverting topology with high-input impedance, but at higher frequencies the attenuation of the filter will converge or even rise due to the bandwidth limitations of the op amp. After clicking *Finish*, the filter schematic is displayed along with performance specifications of the resulting filter. Component tolerances can be adjusted using the right side drop-down menus; 1% resistors and 5% capacitors are chosen here as practical considerations. Component values can be modified by clicking on a number and entering new values. The circuit previously pictured can be designed in TINA-TI for simulation. Performance characteristics are documented in the following sections. #### **DC Transfer Characteristics** The following graph shows a linear output response for filter inputs from 0V to 5V. Since the filter amplifier is in inverting configuration, the output voltage is a function of $V_{out} = -V_{in} + 5V$ . #### **AC Transfer Characteristics** The bandwidth is simulated to be 50.1kHz, about 100Hz away from the desired value entered in the Analog Engineer's Calculator. At the Nyquist frequency, signals are attenuated by –33.43dB, which would lower the amplitude of the input alias signal to 21.3µV. See the TI Precision Labs *Op Amps: Bandwidth 1* for more details on this subject. ## **Transient ADC Input Settling Simulation** The following simulation shows the ADS8319 settling to a 5-Vpp AC signal at 5kHz through the data acquisition period. This type of simulation shows that the RC charge bucket components are properly selected. See the TI Precision Labs video on *Refine the Rfilt and Cfilt Values* for detailed theory on this subject. #### **Noise Simulation** A simplified noise calculation is made here for a rough estimate. We neglect noise from the antialias filter in this calculation since it is attenuated for frequencies greater than 50kHz. $$E_{nOPA\,365} = e_{nOPA\,365} \cdot G_{OPA} \sqrt{K_n \cdot f_c} = (7.2\,nV/\sqrt{Hz}) \cdot 1V/V \sqrt{1.57 \cdot 50MHz} = 63.8 \mu V_{RMS}$$ The value for $e_{nOPA365}$ is taken from a data sheet noise curve. Note that calculated and simulated noise values match well. Some of the discrepancy between the simulated and calculated noise is due to inaccuracy from the bandwidth of the OPA365 model. See TI Precision Labs video on *Calculating the Total Noise for ADC Systems* for detailed theory on noise calculations. #### www.ti.com ## **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|-----------------------------------------------------------------------------------------------|----------------------------|------------------| | ADS8319 | 16-bit, 500-kl, serial interface, micro-power, miniature, SAR ADC | www.ti.com/product/ads8319 | www.ti.com/adcs | | OPA365 | 50-MHz, zero-crossover, low-distortion, high CMRR, RRI/O, single-supply operational amplifier | www.ti.com/product/opa365 | www.ti.com/opamp | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## Link to Key Files Source files for this design - http://www.ti.com/lit/zip/sbac197. ## **Revision History** | Revision | Date | Change | |----------|------------|----------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | SBAA323-November 2018 # Circuit showing overstress protection on ADC with integrated analog front end Dale Li | Input | ADC Input | Digital Output ADS7042 | |-----------------|-------------|------------------------| | VinSEMin = −10V | CH_x = -10V | 8000H | | VinSE = 0V | CH_x = 0V | 0000H | | VinSEMax = +10V | CH_x = +10V | 7FFFH | | Power Supplies | | | | |----------------|------|---------------------------------|-----------------------------------------| | AVDD | DVDD | Valid Input V <sub>normal</sub> | Overvoltage Input V <sub>stressed</sub> | | 5V | 3.3V | ±10V | | ## **Design Description** For protection relay applications in smart grid markets, a simultaneous sampling ADC, such as ADS8588S, is widely used to maintain the phase information between different voltage and current. The working environment of these systems is very harsh and undesired signals with amplitudes up to ±30Vpk (60Vpp) may be applied to the signal chain. Hence, it is important to protect the ADC input from overvoltage damage and also maintain good performance. This document shows how to design the overvoltage protection and also shows the performance impact of the overvoltage signal on adjacent channels. Finally, the performance impact results are compared between a Texas Instruments device and a pin for pin compatible competitor device. #### **Specifications** | Specification | Calculated | Measured | |-------------------|-------------------------|-----------------------------------------------------| | 60Vpp Overvoltage | Max Input Current = 1mA | SNR and THD performance and overvoltage feedthrough | #### **Design Notes** - 1. Use COG type capacitors for the C<sub>EXT</sub> filter capacitor. - 2. Review the *Electrical Overstress* video series for a theoretical explanation of overstress on amplifiers. Although this section covers amplifiers, the theory apples to data converters as well. #### **Component Selection** 1. Find $R_{\text{ext(min)}}$ to limit the current less than 1mA. The suggested maximum current flowing into the ADS8588S input pins is $\pm 10$ mA which is commonly required based on the internal structure of the ADC. This 10mA is an absolute maximum limit, and it is better to have some margins around this number, restricting the current less than 1mA is recommended. For this example design the minimum external resistance is 15k $\Omega$ . $$R_{EXT} = \frac{30V - 15V}{1\text{mA}} = 15k\Omega$$ +30Vpeak $$\frac{1\text{mA}}{(\text{max})}$$ +15V $$\frac{1\text{max}}{(\text{max})}$$ AIN\_nP AGND AGND AGND AGND 2. Choose $R_{ext}$ or $C_{ext}$ to set the bandwidth of the input filter to the desired frequency. Depending on the application different cutoff frequencies may be required. In this case the cutoff frequency must be 6.4kHz to accommodate 128 harmonics of a 50-Hz signal. In this case a 1-nF capacitor is also desired, as 1nF is a common industrial input filter capacitance value. After applying the equation, the external resistor ( $R_{ext}$ ) is determined to be 24.9k $\Omega$ . Note that the external resistor calculated in this step is larger than the minimum resistance value from step 1 (is $R_{ext} > R_{ext(min)}$ ). $$R_{EXT} = \frac{1}{2\pi \cdot f_c \cdot C_{EXT}} = \frac{1}{2\pi (6.4kHz)(1nF)} = 24.9k\Omega$$ www.ti.com #### **Test Setup** In a real world application with a multiple channel device, it is possible that one channel has an overvoltage signal applied to it and the other channels have valid signals on them. In this case it is desirable to have good performance on the channels with valid signals while protecting the channel with the overvoltage signal from damage. The measurements in this cookbook document are all done with an overvoltage signal applied to channel 1 and a valid signal applied to the other channels. All inputs are protected using the circuit designed in component selection. The following diagram shows the test setup. Signal Generator for AC Test Signal ADS8588SEVM with PHI controller ## **Device Protection** The following figure shows a simplified circuit for each analog input channel inside ADS8588S. An internal clamp protection circuit is designed on each of the 8 analog input channels and it allows each analog input to swing up to a maximum voltage of ±15V. For input voltages beyond ±15V the internal input clamp circuit may turn on. Further increasing the overvoltage signal will result in higher current flow in the protection circuit (see the I-V Curve for input clamp protection circuit in the ADS8588S 16-Bit, High-Speed, 8-Channel, Simultaneous-Sampling ADC with Bipolar Inputs on a Single Supply data sheet). High input current can become destructive, degrading or even destroying the ADC device. This is why we limit the current to less than 1mA (see component selection section). Under a fault event the clamp protection circuit will turn on and limit the input voltage to approximately 15V and limit the current to less than 1mA. ## ADC Input (AIN\_P) Under Overvoltage Condition The following figure shows the ADC input voltage when the $\pm 30$ Vpeak overvoltage signal is applied. Note that the clamp turns on and limits the ADC input to $\pm 15$ Vpeak. The external resistor, R<sub>EXT</sub>, limits the current to less than one milliamp to protect the ADC from damage. ## I-V Curve for the Internal Input Clamp Protection Circuit The following figure shows the V-I curve for internal clamp. Note that it remains off and very low leakage for input voltage inside the ±15-V range. It turns on and limits the voltage outside of the ±15-V range. #### **SNR and THD (Channel 1 = Overvoltage)** The following figures were taken with a ±30Vpeak (60Vpp) electrical overstress signal applied to channel 1 and the remainder of the channels are connected to a valid input signal (1-kHz, -0.5dBFS sine wave). The SNR and THD of the channels with the valid input signal is measured with the overvoltage signal applied to channel 1. This test is done for the ADS8588S as well as a pin for pin comparable competitor device. Note that the ADS8588S SNR and THD are either not effected by the fault signal or the effect is minimal. Otherwise, the competitor device SNR and THD performance is substantially effected by the fault signal. Note that this circuit was also tested with ±15Vpeak, ±18Vpeak, ±21Vpeak, ±24Vpeak, and ±27Vpeak signals. As expected, larger overstress signals produce the worst-case results. ## **SNR and THD (Channel 1 = Overvoltage) (Continued)** This is a continuation of the SNR and THD measurements where a ±30Vpeak (60Vpp) fault is applied to channel 1, and a valid input signal is applied to other channels performance verification. #### Feedthrough of Fault Signal to the Rest of the Channels The following figures were taken with a ±30Vpeak (60Vpp) electrical overstress signal applied to channel 1 and the remainder of the channels are floating. The feedthrough of the overvoltage signal to the floating channels is measured using an oscilloscope. Note that both the ADS8588S and the competitor device are similar for channel 2. On the rest of the channels (CH3 to CH8) the feedthrough of the ADS8588S is much smaller than the TI device. This is a strong indication that for the ADS8588S the operation of channels with valid input signals will not be significantly impacted when one channel in the system has an overvoltage fault. On the other hand, for the competitor device all channels are adversely effected by the fault. Note that this circuit was also tested with ±15Vpeak, ±18Vpeak, ±21Vpeak, ±24Vpeak, and ±27Vpeak signals. As expected, larger overstress signals produce the worst case results. ## Feedthrough of Fault Signal to the Rest of the Channels (Continued) This is a continuation of the feedthrough test showing that the ADS8588S channels with valid input signals are not effected by channels with faults. #### www.ti.com ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. Texas Instruments, Reducing Effects of External RC Filter Circuit on Gain and Drift Error for Integrated Analog Front Ends (AFEs): ±10V Texas Instruments, Circuit to Increase Input Range on an Integrated Analog Front End (AFE) SAR ADC ## **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |----------|----------------------------------------------------------------|------------------------------------|--------------------------------------------------------------| | ADS8588S | 16-bit, 8 Channel Simultaneous-Sampling, Bipolar-Input SAR ADC | http://www.ti.com/product/ADS8588S | http://www.ti.com/adcs | | REF5025 | Low-noise, low drift, high precision voltage reference | | http://www.ti.com/power-<br>management/voltage-<br>reference | SBAA269A-February 2018-Revised March 2019 ## Digitally-isolated ADS8689 circuit design #### Reed Kaczmarek | Input | ADC Input | Digital Output ADS7042 | |-------------------|------------------------------|-------------------------------------------| | VinMin = -12.288V | AIN_P = -12.288V, AIN_N = 0V | 8000 <sub>H</sub> or -32768 <sub>10</sub> | | VinMax = 12.288V | AIN_P = 12.288V, AIN_N = 0V | 7FFF <sub>H</sub> or 32767 <sub>10</sub> | | Power Supplies | | | |----------------|-------|-----| | AVDD | Vee | Vdd | | 5 V | 6.5 V | 5 V | ## **Design Description** This design shows a digitally isolated high-voltage SAR ADC that is capable of full AC performance at maximum throughput. This design is intended for channel-to-channel isolated analog input modules as well as measuring a signal with a very large common mode. Programmable logic controller, analog input modules, and many 4- to 20-mA signal applications will benefit from this design. See *Isolated Power Supply Low-Noise*, *5V*, *100mA* for details on the isolated power supply design suitable for these applications. This cookbook includes links to design files. This circuit implementation is applicable in applications such as *Analog Input Modules*, *Electrocardiogram* (ECG), *Pulse Oximeter*, and *Bedside Patient Monitors*. Copyright © 2018, Texas Instruments Incorporated #### **Specifications** | Specification | Calculated | Measured | |---------------------------------|------------|---------------------------------| | SCLK Frequency | 6.66MHz | 6.67MHz | | Sampling Rate | 100ksps | 100ksps | | Signal-to-Noise Ratio (SNR) | 92dB | Min: 92.29dB<br>Max: 92.46dB | | Total Harmonic Distortion (THD) | –112dB | Min: -108.8dB<br>Max: -111.38dB | #### **Design Notes** - 1. Select a SAR ADC that will meet the input voltage range, sampling rate, and resolution for the system. This is covered in the *component selection* section. - 2. Select a digital isolator that will allow for the required isolation specification as well as the correct number of channels and channel directions. This is covered in the *component selection* section. - 3. Install the burden resistor for current inputs. This design will remove any common mode limitation of the inputs due to the channel-to-channel isolation. The burden resistor should be selected so that the maximum current input will stay within the full scale range of the SAR ADC. ## **Component Selection** - 1. Select a SAR ADC that meets the input voltage range, sampling rate, and resolution for the system: - Desired input range: ±12V - Desired effective number of bits (ENOB): 14 bits - Desired sampling rate: 100ksps ADS8689 input range: ±12.228V - ADS8689 ENOB: 14.8 bits - ADS8689 maximum sampling rate: 100ksps **NOTE:** There is a wide selection of TI SAR ADCs that match the specifications in the previous list. - 2. Select a digital isolator that will allow for the required isolation specification as well as the correct number of bidirectional channels: - TI offers digital isolators with isolation rating ranging from 2.5kV<sub>RMS</sub> to 5.7kV<sub>RMS</sub>. - Choose isolation ratings based on the system requirements. - For a standard SPI interface, the digital isolator needs to be 4-channels with 3 channels in the same direction and 1 channel in the opposite direction. - The ISO774x is a digital isolator family for 4-channel devices with all combinations of channel directions and the ability to select a 2.5kV<sub>RMS</sub> or a 5.0kV<sub>RMS</sub> isolation rating. - 3. Understand the expected delays to the digital signal from the digital isolator: - The ISO7741 has a typical propagation delay of 10.7ns with a maximum of 16ns. - Round trip isolation delay is 21.4ns typical or 32ns maximum. - SCLK is running at 6.66MHz resulting in a period of 150ns. - The typical roundtrip delay is 14% of the SCLK period. - The maximum roundtrip delay is 21% of the SCLK period. **NOTE:** The delay from the isolator results in a delay between the ideal SDO read relative to SCLK and the actual SDO read. This delay can be adjusted for by adding an SCLK return signal that travels through the digital isolator to all for the SDO to be read at exactly the correct time. Adding a return clock requires another channel of isolation. www.ti.com #### **Measured FFT** This performance was measured on a custom 4-channel, channel-to-channel isolated ADS8689 PCB. The input signal is a 24Vpp, 1-kHz sine wave. The AC performance indicates minimum SNR = 92.2dB and minimum THD = -108.8dB, which matches well with the specified performance of the ADC of SNR = 92dB and THD = -112dB. | Channel | SNR(dB) | THD (dB) | |---------|---------|----------| | 1 | 92.29 | -109.95 | | 2 | 92.38 | -108.82 | | 3 | 92.46 | -109.53 | | 4 | 92.42 | -111.38 | ## **TVS Diode Performance Degradation** A 14-V bidirectional TVS diode was used in this design to protect the input of the SAR ADC. The TVS diode actually degrades total harmonic distortion (THD) due to the added capacitance. The THD was seen to be around 6dB worse with the TVS diode installed versus uninstalled. ## **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |------------------------|----------------------------------------------------------------------------------------------|----------------------------|-----------------| | ADS8689 <sup>(1)</sup> | 16 bit resolution, SPI, 100-ksps sample rate, single-ended input, and ±12.288-V input range. | www.ti.com/product/ADS8689 | www.ti.com/adcs | | ISO7741 (2) | High-speed, robust-EMC reinforced quad-channel digital isolator | www.ti.com/product/iso7741 | www.ti.com/iso | <sup>(1)</sup> The ADS8689 has in internal attenuator and programable gain amplifier that allows for a wide input voltage range. ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## Link to Key Files Source files for Digitally-Isolated ADS8689 - http://www.ti.com/lit/zip/sbac179. ## **Revision History** | Revision | Date | Change | |----------|------------|---------------------------------------------------------------------------------------------------------------| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | <sup>(2)</sup> The ISO7741 is used to isolate the digital input signals. SBAA239A-January 2018-Revised January 2019 # Reducing effects of external RC filter circuit on gain and drift error for integrated analog front ends (AFEs): ±10V Cynthia Sosa | Input | ADC Input | Digital Output | |---------------|--------------------------------|------------------------------------------| | VinMin = −10V | AIN-xP = -10V, $AIN-xGND = 0V$ | -32768 <sub>10</sub> , 8000 <sub>H</sub> | | VinMax = 10V | AIN-xP = 10V AIN-xGND = 0V | 32767 <sub>10</sub> , 7FFF <sub>H</sub> | | Power Supplies | | | |----------------|----|--| | AVDD DVDD | | | | 5V | 5V | | # **Design Description** This cookbook design describes how to select filter component values and how to minimize the gain error and drift introduced by this filter on a fully-integrated analog front end (AFE) SAR ADC. The design uses the input impedance drift at the full scale range of ±10V of the ADS8588S. This external RC filter minimizes external noise and provides protection from electrical overstress. Minimizing gain error and drift are important to end equipment such as: Multi-Function Relays, AC Analog Input Modules, and Terminal Units. This design describes two correction methods, a no-calibration correction factor and a 2-point calibration. Implementing calibration can minimize both the gain error introduced by the external resistor and the internal device gain error to negligible levels. #### **Specifications** | Specification | Calculated | Measured | |-------------------------------|------------|---------------| | Introduced Gain Error (25°C) | 0.9901% | 0.9894% | | Introduced Gain Error (125°C) | 0.995% | -1.1388% | | Introduced Gain Error Drift | 0.49ppm/°C | −0.8031ppm/°C | #### **Design Notes** - Use low drift R<sub>EXT</sub> resistors to maintain low drift and minimize gain error. This design uses resistors with a temperature coefficient of 25ppm/°C and ±0.1% tolerance. - 2. The internal programmable gain amplifier (PGA) presents a constant resistive impedance of $1M\Omega$ - 3. The $R_{\mbox{\tiny FXT}}$ value introduced is directly proportional to its introduced error - 4. Calibration can also be used to eliminate system offset gain error - 5. The *TI Precision Labs ADCs* training video series covers methods for calculating gain and offset error and eliminating these errors through calibration, see *Understanding and Calibrating the Offset and Gain for ADC Systems. Using SPICE Monte Carlo Tool for Statistical Error Analysis* explains how to use *Monte Carlo Analysis* for statistical error analysis. #### **Component Selection** External anti-aliasing RC filters reduce noise and protect from electrical overstress; if a large resistor value is used, this will further limit the input current. A large external resistive value will also provide a low cutoff frequency, which is desired for relay protection applications as the input frequencies are usually 50 or 60 Hz. Furthermore, a balanced RC filter configuration is required for better common-mode noise rejection; matching external resistors are present on both the negative and positive input paths. To minimize the introduced drift error, the external resistors should be low drift; 25ppm/°C resistors. 1. Choose a high-value R<sub>EXT</sub> based on the desired cutoff frequency. A cutoff frequency of 320Hz was used to eliminate harmonics from a 50- or 60-Hz input signal. $$R_{EXT} = 10k\Omega$$ 2. Choose C<sub>EXT</sub> $$C_{EXT} = \frac{1}{2 \cdot \pi \cdot f_C \cdot 2 \cdot R_{EXT}} = \frac{1}{2 \cdot \pi \cdot 320 \, \text{Hz} \cdot 2 \cdot 10 \, \text{k}\Omega} = 24.8 \, \text{nF}$$ Nearest standard capacitor value available, $C_{EXT} = 24nF$ #### **Calculate Gain Error Drift** This section demonstrates how to calculate the introduced gain error drift. The additional drift from the external filter resistor is small compared to the internal device drift. $$R_{IN} = 1M\Omega$$ , $R_{EXT} = 10k\Omega$ , $C_{EXT} = 24nF$ 1. Calculate effective internal impedance due to maximum negative drift (-25ppm/°C) $$\begin{split} R_{\text{IN}(-25\text{ppm}/^{\circ}C)} &= R_{\text{IN}} \cdot [\text{Drift}(\text{ppm}\,/\,^{\circ}C) \cdot \delta T(^{\circ}C) + 1] \\ R_{\text{IN}(-25\text{ppm}/^{\circ}C)} &= 1 M\Omega \cdot [-25\,\text{ppm}\,/\,^{\circ}C \cdot (125^{\circ}C - 25^{\circ}C) + 1] \\ R_{\text{IN}(-25\text{ppm}/^{\circ}C)} &= 0.9975\,\text{M}\Omega \end{split}$$ 2. Calculate effective external resistance due to maximum positive drift (25ppm/°C) $$\begin{split} R_{\text{EXT}(+25\text{ppm}/^{\circ}\text{C})} &= R_{\text{EXT}} \cdot [\text{Drift}(\text{ppm}\,/\,^{\circ}\text{C}) \cdot \delta\text{T}(^{\circ}\text{C}) + 1] \\ R_{\text{EXT}(+25\text{ppm}/^{\circ}\text{C})} &= 10\,\text{k}\Omega \cdot [25\,\text{ppm}\,/\,^{\circ}\text{C} \cdot (125^{\circ}\text{C} - 25^{\circ}\text{C}) + 1] \\ R_{\text{EXT}(+25\text{ppm}/^{\circ}\text{C})} &= 10.025\,\text{k}\Omega \end{split}$$ 3. Calculate nominal gain error introduced by the external resistor at room temperature $$\begin{aligned} \text{GainError}(R_{\text{EXT}})_{\text{RoomTemp}} &= \frac{1}{1 + \frac{R_{\text{IN}}}{R_{\text{EXT}}}} \\ \text{GainError}(R_{\text{EXT}})_{\text{RoomTemp}} &= \frac{1}{1 + \frac{1M\Omega}{10\,\text{k}\Omega}} \end{aligned}$$ $GainError(R_{EXT})_{RoomTemp} = 0.009901 \text{ or } 0.9901\%$ 4. Calculate nominal gain error introduced by the external resistor at highest rated temperature GainError(R<sub>EXT</sub>)<sub>125°C</sub> = $$\frac{1}{1 + \frac{0.9975 M\Omega}{10.025 k\Omega}}$$ GainError( $R_{EXT}$ )<sub>125°C</sub> = 0.009950 or 0.995% 5. Calculate gain error drift introduced by the external resistor $$\begin{aligned} & \text{GainError}\_\text{Drift}(\textbf{R}_{\text{EXT}}) = \frac{\text{GainError}(\textbf{R}_{\text{EXT}})_{\text{RoomTemp}} - \text{GainError}(\textbf{R}_{\text{EXT}})_{125\,^{\circ}\text{C}}}{\delta T} \cdot 10^{\,6} \\ & \text{GainError}\_\text{Drift}(\textbf{R}_{\text{EXT}}) = \frac{0.009901 - 0.00950}{(125\,^{\circ}\text{C} - 25\,^{\circ}\text{C})} \cdot 10^{\,6} \\ & \text{GainError}\_\text{Drift}(\textbf{R}_{\text{EXT}}) = -0.49\text{ppm} \, / \,^{\circ}\text{C} \end{aligned}$$ The maximum gain error temperature drift of the ADS8588S is ±14ppm/°C, which is orders of magnitude larger than the calculated drift error introduced, making the introduced error negligible. The minimal drift error introduced by the external resistors has greatly to do with the low drift coefficient of the input impedance (±25ppm/°C). To measure the introduced gain error drift, two test signals are sampled and applied at 0.5V from the full scale input range within the linear range of the ADC. The signals are applied and sampled with and without the external RC filter present. These measurements are performed at both temperatures, 25°C and 125°C. The percent gain errors are solved for by finding the percent error of the ideal slope and the measured slope for each of the four distinctive test conditions, resulting in four distinct percent gain error measurements. The drift (ppm/°C) with and without the RC present is then calculated by converting the percent gain errors to decimal format then following step 5 shown above. The introduced gain error drift is then solved for by subtracting the drift of the RC and no RC present. #### **Uncalibrated Correction** An uncalibrated correction targets to solve the input voltage before any losses occur due to the RC filter by working backwards from the ADC measured samples using a voltage divider. 1. Apply known test signal and measure equivalent code | V <sub>in</sub> | Measured Code | Equivalent Measured Input | |-----------------|---------------|---------------------------| | 9.5V | 30841 | 9.412 | 2. Calculate the input voltage before RC losses $$\begin{split} &V_{\text{IN\_NoLoss}} = V_{\text{IN\_Equivalent}} \cdot \frac{R_{\text{EXT}} + R_{\text{IN}}}{R_{\text{IN}}} \\ &V_{\text{IN\_NoLoss}} = 9.412 \cdot \frac{1 M \Omega + 10 \, k \Omega}{1 M \Omega} \\ &V_{\text{IN\_NoLoss}} = 9.50612 \, V \end{split}$$ # **Uncalibrated Correction Measurements** Using a voltage correction can be beneficial, but not the most comprehensive. The correction factor can have a worst-case error of 0.2456% at room temperature due to change in internal impedance. | | Room Temperature (25°C) Measurements | | | | | |------------|--------------------------------------|---------|------------|---------|--| | $V_{in}$ | Code | Reading | Correction | Error % | | | 9.5 | 30841 | 9.412 | 9.506120 | 0.0644 | | | 8.5 | 27594 | 8.421 | 8.505210 | 0.0613 | | | 5 | 16232 | 4.954 | 5.003540 | 0.0708 | | | 0 | 1 | 0 | 0.000000 | _ | | | <b>–</b> 5 | -16230 | -4.953 | -5.002530 | 0.0506 | | | -8.5 | -27593 | -8.421 | -8.505210 | 0.0613 | | | -9.5 | -30839 | -9.411 | -9.505110 | 0.0538 | | #### 2-Point Calibration Method A two point calibration applies and samples two test signals at 0.5V from the full scale input range within the linear range of the ADC. These sample measurements are then used to calculate the slope and offset of the linear transfer function. Calibration will eliminate both the gain error introduced by the external resistor and the internal device gain error. 1. Apply test signal at 2.5% of input linear range | Vmin | Measured Code | |-------|---------------| | -9.5V | -30839 | 2. Apply test signal at 97.5% of input linear range | Vmax | Measured Code | |------|---------------| | 9.5V | 30841 | 3. Calculate slope and offset calibration coefficients $$\begin{split} m &= \frac{Code_{max} - Code_{min}}{V_{max} - V_{min}} \\ m &= \frac{30841 - (-30839)}{9.5 - (-9.5)} = 3246.3158 \\ b &= Code_{min} - m \cdot V_{min} \\ b &= (-30839) - 3246.3 \cdot (-9.5 \, V) = 1.0001 \end{split}$$ 4. Apply calibration coefficient to all subsequent measurements $$\begin{aligned} & Vin_{\text{Calibrate}} = \frac{Code - b}{m} \\ & Vin_{\text{Calibrate}} = \frac{30841 - 1.0001}{3246.3158} = 9.5000 \end{aligned}$$ #### 2-Point Calibration Method Measurements Calibration Coefficients m = 3246.3158; b = 1.0001 At room temperature without calibration, a gain error is present. Once calibration is applied to the measured results from the ADC, the gain error is minimized to nearly zero. | | Room Temperature (25°C) Measurements | | | | | |-----------------|--------------------------------------|------------------------------|----------------------------|-------------------------------------|-------------------------------------| | V <sub>IN</sub> | Code | Uncalibrated V <sub>IN</sub> | Calibrated V <sub>IN</sub> | Voltage Error Without Calibration % | Voltage Error With<br>Calibration % | | 9.5 | 30841 | 9.412 | 9.500000 | -0.926316 | -0.000001 | | 8.5 | 27594 | 8.421 | 8.499789 | -0.929412 | -0.002480 | | 5 | 16232 | 16232 | 4.999822 | -0.920000 | -0.003568 | | 0 | 1 | 0 | 0.000000 | - | _ | | -5 | -16230 | -4.953 | -4.999822 | -0.0940000 | -0.003567 | | -8.5 | -27593 | -8.421 | -8.500097 | -0.929412 | 0.001144 | | -9.5 | -30839 | -9.411 | -9.500000 | -0.936842 | 0.000000 | When exposed to high temperatures, the gain error increases, as expected. Once calibration is applied, the voltage error is decreased but not eliminated; the error still present is the drift error. | | High Temperature (125°C) Measurements | | | | | |-----------------|---------------------------------------|------------------------------|----------------------------|----------------------------------------------|----------------------------------------------| | V <sub>IN</sub> | Code | Uncalibrated V <sub>IN</sub> | Calibrated V <sub>IN</sub> | Relative Voltage Error Without Calibration % | Relative Voltage Error<br>With Calibration % | | 9.5 | 30826 | 9.407 | 9.495379 | -0.978947 | -0.048639 | | 8.5 | 27582 | 8.417 | 8.496093 | -0.976471 | -0.045968 | | 5 | 16224 | 4.951 | 4.997357 | -0.980000 | -0.052854 | | 0 | 0 | 0 | -0.000308 | 0 | - | | -5 | -16224 | -4.951 | -4.997973 | -0.980000 | -0.040531 | | -8.5 | -27581 | -8.417 | -8.496401 | -0.976471 | -0.042344 | | -9.5 | -30826 | -9.407 | -9.495995 | -0.978947 | -0.042153 | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |----------|-----------------------------------------------------------------------------------------------|-----------------------------|-----------------| | ADS8588S | 16-bit, high-speed 8-channel simultaneous-sampling ADC with bipolar inputs on a single supply | www.ti.com/product/ADS8588S | www.ti.com/adcs | # **Revision History** | Revision | Date | Change | |----------|--------------|------------------------------------------------| | Α | January 2019 | Downscale title, updated header on first page. | SBAA268A-February 2018-Revised March 2019 # Isolated power supply, low-noise circuit: 5V, 100mA #### Reed Kaczmarek | Power Supplies | | | | |----------------|------|------|--| | AVDD Vee Vdd | | | | | 5.0V | 6.5V | 5.0V | | #### **Design Description** This design shows an isolated power supply using a transformer driver and a low dropout regulator (LDO). This design is intended to be combined with a digitally-isolated SAR ADC, such as in *Digitally-Isolated ADS8689 Design. Industrial* applications that require an isolation interface are the primary application for this design in combination with a SAR ADC. The transformer driver and LDO can be selected differently based on the output current requirements and output voltage noise requirements. This power supply was built and tested on a PCB with the ADS8689 and later in this document the performance of the ADS8689 is shown to prove the effectiveness of the power supply. This circuit implementation is applicable in applications such as *Analog Input Modules*, *Electrocardiogram* (ECG), *Pulse Oximeters*, and *Bedside Patient Monitors*. # **Specifications** | Specification | Goal | Measured | |--------------------------------------------|----------------------|------------------| | LDO Output Current | < 100mA | 16mA per channel | | LDO Output Voltage Noise | < 1mV <sub>RMS</sub> | N/A | | ADS8689 Signal-to-Noise Ratio (SNR) | 92dB | 92.4dB | | ADS8689 Total Harmonic<br>Distortion (THD) | –112dB | 111.3dB | #### **Design Notes** - 1. Determine the required supply current that is needed on the secondary side of the transformer. This information is used for component selection. - 2. Choosing the transformer and transformer driver are very important to creating a correct isolated power supply. - 3. The CLK pin on the SN6505B can be connected to an external clock or left floating to use the internal 420-kHz clock. # **Component Selection** - 1. Select a transformer driver based on the required output current. - SN6505 will provide up to 1A of output current. The SN6505A has a 160-kHz internal clock and the SN6505B has a 420-kHz internal clock. - SN6501 will provide up to 350mA of output current. - 2. Select a transformer with the desired turns ratio and current rating. - This design takes 5-V input and produces 6.5-V output. The turns ratio is determined as shown in the following: $$\frac{n_p}{n_s} = \frac{V_{IN}}{V_{OUT}} = \frac{5V}{6.5V} = \frac{1}{1.3} \tag{1}$$ - The 760390014 from Wurth Electronics was used in this design since it has a 1:1.3 turns ratio and a current rating that meets the 100-mA design specification. - 3. Select a low dropout regulator (LDO) to use the transformer output and produce a low-noise supply voltage. - a. The LDO should be selected to meet the output current requirement of the system and output voltage noise requirement of the system. - b. The LP2981-5.0 is a fixed output voltage LDO that was selected for this design. This LDO is able to provide 100mA of output current. Also, the LDO output is accurate with only $160\mu V_{RMS}$ of output voltage noise. - 4. Select the rectifier diodes for the fast switching of the SN6505B. - The SN6505x Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet recommends using low-cost Schottky rectifier MBR0520L. - The forward voltage drop will take away from the output voltage of your isolated power supply. - The diodes must be rated for the expected current level for this supply. www.ti.com # **Measured Transformer Driver Outputs** The following image is an oscilloscope capture of the two transformer drive lines from the SN6505B. These are 0V to 5V pulses at a frequency of 411kHz. # Measured SN6505B Stage Output Ripple The following image is an oscilloscope capture of the output voltage following the rectifiers of the SN6505B power stage. This is the input to the LP2981-5.0 LDO. Result: $1.12mV_{RMS}$ . # **Measured FFT** This power supply was implemented on a channel-to-channel isolated ADS8689 PCB. Measuring the AC performance of the ADS8689 proves the effectiveness of this isolated power supply. The AC performance indicates SNR = 92.4dB and THD = -111.3dB, which matches well with the specified performance of the ADC: SNR = 92dB and THD = -112dB). #### www.ti.com # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |---------|-----------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------| | ADS8689 | 12-bit resolution, SPI, 1-Msps sample rate, single-ended input, AVDD/Vref input range 1.6V to 3.6V. | www.ti.com/product/ADS8689 | www.ti.com/adcs | | SN6505B | Low-Noise 1-A, 420-kHz transformer driver | www.ti.com/product/SN6505B | www.ti.com/isolation/transformer-<br>driver/products.html | | LP2981 | 100mA ultra-low dropout regulator with shutdown | www.ti.com/product/LP2981 | www.ti.com/ldo | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # **Revision History** | Revision | Date | Change | | |----------|------------|----------------------------------------------------------------------------------------------------------------|--| | Α | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | | SBAA252A-February 2018-Revised March 2019 # Powering a dual-supply op-amp circuit with one LDO #### Reed Kaczmarek | LDO Input | LDO Output | Output Noise Level | |------------|------------|--------------------| | Vin+ > 6V | 5.2V | 27μVRMS | | Vin- < -5V | -200mV | 22µVRMS | # **Design Description** This design shows a power supply that can be used to create a positive operational-amplifier (op amp) supply and a small negative op-amp supply. This small negative voltage is adjustable and is necessary in many operational amplifiers in order to ensure linearity down to ground. This design shows the TPS7A3901 as the power supply for creating the positive and negative voltage rails for operational amplifier circuits. This low dropout regulator (LDO) differs from most in its ability to regulate small negative voltages, as the following image shows. This is a generic circuit implementation that can be used in many *Industrial* applications. Copyright © 2018, Texas Instruments Incorporated # **Specifications** #### Measured Performance of ADS8900B With LDO | Parameter | Test Condition | Data Sheet Specification | Measured ADS8900B Performance | |-----------|----------------------------|--------------------------|-------------------------------| | SNR | Vin_max = 5V, Vin_min = 0V | 104.5dB | 102.2dB | | THD | Vin_max = 5V, Vin_min = 0V | –125dB | -123.5dB | #### **Design Notes** - 1. Determine the linear range of the op amp based on common mode, output swing, and linear open-loop gain specification. - 2. Set the adjustable LDO outputs to match the linear range of op amp. - 3. Select X7R capacitors according to their temperature performance. - In cases where a negative supply is not available, an alternative solution is to use a Low Noise Negative Bias Generator (LM7705). # **Component Selection** 1. A common configuration shows in the following image using an OPA320 in a buffer configuration with a 0-V to 5-V desired linear signal swing. The power supplies are both 200mV away from the desired input and output swing. This topology ensures linear input and output swing for this amplifier. 2. Select the components for the adjustable LDO outputs. Using the previous OPA320 example, the rails for the system will be –200mV and +5.2 V. | Desired Output | R1 | R2 | |----------------|--------|------| | +5.2V | 34kΩ | 10kΩ | | –200mV | 1.69kΩ | 10kΩ | # ADS8900B 20-Bit FFT Taken With LDO Adjusted to 5.2V and -0.2V The FFT in the following was measured with an input signal very near full scale ±5V (-0.2dBFS). Note that the SNR and THD is very good compared to the case where the supply is adjusted to 5V and GND. Note the TPS7A3901 is a convenient way to generate a linear -0.2-V supply. # ADS8900B 20-Bit FFT Taken With LDO Adjusted to 5.0V and GND The FFT shown in the following image was measured with an input signal very near full scale $\pm 5V$ (-0.2dBFS). Note that the SNR and THD is poor compared to the case where the supply is adjusted to 5.2V and -0.2V. # **Design Featured Devices** | Device | Key Features | Link | Similar Devices | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------| | TPS7A3901 | The TPS7A39 device is a dual, monolithic, high-PSRR, positive and negative low-dropout (LDO) voltage regulator capable of sourcing (and sinking) up to 150mA of current. It has a wide output voltage range of 1.2V to 30V for the positive output and –30V to 0V for the negative output. This device is ideally suited for generating a small negative supply voltage that is useful in cases where a single-supply amplifier needs a small negative supply so that the output can linearly swing to 0V. | www.ti.com/product/TPS7A39 | www.ti.com/product/LM7705 <sup>(1)</sup> | | ADS8900B | Bipolar differential inputs, SAR ADC with internal reference buffer, SPI interface | www.ti.com/product/ADS8900B | www.ti.com/adcs | | OPA320 | Precision, Zero-Crossover, 20Mhz, RRIO, CMOS Operational Amplifier | www.ti.com/product/opa320 | www.ti.com/opamp | The LM7705 is another option for a negative voltage supply. It is not an LDO regulator, but instead it is a switched-capacitor regulator. # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # **Revision History** | Revision | Date | Change | |----------|------------|---------------------------------------------------------------------------------------------------------------| | А | March 2019 | Downstyle the title and changed title role to 'Data Converters'. Added link to circuit cookbook landing page. | SBAA322-January 2019 # Active-filtering circuit for audio DACs Paul Frost ## **Design Goals** #### **Filter Characteristics** | Filter Input | Cutoff Frequency | Filter Gain | |---------------------------|------------------|--------------| | $4V_{PP}$ , $1.42V_{RMS}$ | −3dB @ 23kHz | −1 V/V, 0 dB | #### **Design Description** This circuit shows the implementation of a second-order active-filter for audio digital-to-analog converter (DAC) applications. In applications such as automotive head units, home theater soundbars, and AV receivers, it is critical to minimum undesirable noise in the audible range, approximately 20Hz to 22kHz. For this reason, many delta-sigma type audio DACs implement noise shaping techniques that force the noise generated by the over-sampling functionality of the DAC outputs side of the audible range, this is process is called 'noise-shaping', while the noise itself is called 'out-of-band noise'. Many common audio DACs, such as the PCM1753-Q1, have noise-shaping that forces the out-of-band noise to approximately 50% the sampling rate, $f_s$ , of the digital source. While this noise is not generally considered audible, it can have detrimental effects on the amplifier circuits that are found on the output of audio DACs. For example, this out-of-band noise may be aliased by class-D amplifiers that operate at higher frequencies back into the audible range. In addition, this noise would also experience the same analog gain of the output amplifiers if no filtering is implemented. The second-order active-filter design allows a higher level of noise attenuation closer to the audible band than a simple, first-order RC filter. In addition, it allows the audio output of the system to have a lower impedance and current drive than the audio DAC can provide due to the output drive capabilities of the op amp featured in the filter. # **Design Notes** - It is important to note that the f<sub>C</sub> of the design is optimized for a sample rate of at least 44.1kHz, which is common in audio systems. The f<sub>C</sub> should be approximate 50% of the sample rate, to attenuate the out-of-band noise from the delta-sigma modulator. If a higher frequency sample rate is used, the cutoff frequency could be moved further out in the frequency domain to allow a wider bandwidth from the audio DAC. - 2. Not all audio DACs require a second-order active filter. Some audio DACs feature different noise-shaping architectures that may move the out-of-band noise further away from the audible range, meaning that a simple RC filter may be enough to attenuate the unwanted noise. - 3. Most audio system feature a DC blocking capacitor to allow the audio output to be ground centered. In this design, the blocking capacitor could be directly on the output of the DAC, but as the amplifier will also have some small offset, the capacitor is generally placed directly on the output of the filter or the input of the amplifier or headphone driver that would proceed the active filter. #### **Design Steps** - Select a DAC based on the needs of the application. Consider the required signal-to-noise ratio (SNR), total harmonic distortion and noise (THD+N), and supported I2S interface sample rates. While most audio DACs support rates ranging from 16kHz to 192kHz, not all support rates like 384kHz or 768kHz. Higher rates result in noise shaping that moves the out-of-band noise further from the audible range, but not all audio sources can provide them. - 2. The amplifier selected for the design (OPA1678) is a CMOS input amplifier. CMOS input amplifiers have lower current noise at the inputs of the amplifier at lower frequencies than JFET type amplifiers. The current-noise will translate to voltage-noise on the output as the filter features input large resistance values, so it is important to select an amplifier with low current-noise. - 3. Select the resistor and capacitor values for the filter to have a –3dB point at approximately 23kHz. The f<sub>C</sub> of the circuit can be calculated using the following equation: $$f_C = \frac{1}{2\pi\sqrt{R2 \cdot R3 \cdot C1 \cdot C2}}$$ - 4. The capacitors used for the filter should be COG/NP0 type ceramics. COG/NP0 type capacitors have a lower voltage coefficient of capacitance, meaning that the capacitive value of the component is less impacted by the voltage bias across the device. As the capacitors are key for performance of the filter, other types of ceramic capacitors should be avoided in the signal path. - 5. Thin-film resistors are recommended for the resistive elements in the filter. All resistors feature voltage noise, which is well understood to be dependent on resistance and temperature, as shown in the first equation following. But resistors also have a current noise, which is dependent on the voltage across the resistor, frequency, and a constant, *C*, that is dependent on the material of which the resistor is composed, as shown in the second equation that follows. $$S_{T} = 4kRT$$ #### where - k is Boltzman's constant - · R is resistance - T is temperature $$S_E = (C \times U^2) / f$$ #### where - C is a constant derived from the resistor material - · U is the differential voltage across the resistor - f is the frequency www.ti.com # Simulated Filter Response TRUMENTS The following graph shows the simulated filter response of the second-order active filter as well as the response of a simple, first order RC filter with approximately the same fC. Note that the filter roll-off for the first order filter is -20dB/decade, while the roll-off for the active filter is -40dB/decade. #### **Simulated Noise Performance** The following graph shows the simulated total noise contribution of the circuit, with the exception of the DAC itself. The was simulated using the OPA1678, which is specified as having $4.5 \text{nV}/\sqrt{\text{Hz}}$ at 1kHz, and the OPA1612, which is specified as having 1.1 nV/ $\sqrt{\text{Hz}}$ at 1kHz. The results show that the contribution of the current noise in the system result in a greater total noise in the OPA1612 versus the OPA1678, even though the OPA1612 has lower voltage noise. # **Measured Output Spectrum** The output of the DAC was measured in the frequency domain with the second-order, active-filter as well as the first-order RC filter. The output of the DAC was set to -60dB full-scale amplitude at 1kHz frequency with a sample rate of 48kHz. The graph shows that the out-of-band noise begins to increase at around 24kHz, which is expected given the noise-shaping of the PCM1753-Q1. The second-order filter has approximately a 20dB lower output at 100kHz when compared to the RC filter. # www.ti.com # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. Source files for this circuit # For direct support from TI Engineers use the E2E community e2e.ti.com # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------| | PCM1753-Q1,<br>PCM1754-Q1 | 24-bit resolution, 106dB typical SNR, 0.002% typical THD+N, single-ended, voltage-output, audio DAC | http://www.ti.com/product/PCM1753-Q1 | Audio DACs from Texas<br>Instruments | | OPA1678 | Low distortion, low noise, low input current, dual amplifier for audio applications | http://www.ti.com/product/OPA1678 | Audio Amplifiers Overview | <sup>&</sup>lt;sup>(1)</sup> The PCM1753 and PCM1754 are similar parts, only differentiated by being SPI controlled versus HW controlled. #### Other Links: Learn more about using precision DACs at our Precision DAC Learning Center. See Designing a Premium Audio System - TI Training for more information. Learn about TI's audio DAC portfolio and find more technical content. # Auxiliary circuits for high-performance audio Paul Frost # **Design Goals** | LDO Input Voltage | LDO Output Voltage | Voltage Supervisor Mute<br>Threshold <sup>(1)</sup> | |-------------------|--------------------|-----------------------------------------------------| | 12V | 3.3V | 7V | $<sup>^{(1)}</sup>$ If the $V_{BATTERY}$ voltage is below this threshold, MUTE should be asserted. # **Design Description** Power conditioning is a critical aspect in audio applications. Circuits commonly found in automotive head units and premium aftermarket automotive audio systems will implement a hardware level mute that will ensure that the audio digital-to-analog converters (DACs) and amplifiers are muted as supplies are established. The supplies will also need some conditioning to reduce noise coupled into the audio DAC. This circuit shows a low-noise, low-dropout (LDO) voltage regulator used to generate the +3.3-V supply for an audio DAC. An added benefit of an LDO is that there is a wider input voltage range at which the LDO can maintain the supply voltage. A voltage supervisor is used to notify the DAC when the source of the LDO begins to collapse, so the audio DAC can soft-mute the output before its supply is removed. This will reduce unwanted clicking or pops during shutdown and startup. # **Design Notes** In this circuit the DAC mutes the output when soft-mute pin (XSMT) is held low, but not all DACs feature active-low mute inputs. Some devices feature enable signals for other devices such as mute switches and amplifiers require MUTE to be active high. In those cases, a simple N-channel MOSFET can be added to the output to invert the signal. 2. During power-up events, the capacitor on the CT pin (C<sub>CT</sub>) of the supervisor allows additional delay from when the SNS pin value rises above the threshold voltage and when the SNS\_OUT goes high. This can be used to the delay the deactivation of the MUTE output for the LDO to establish its voltage (as it must charge the output capacitors). In addition, this can be useful if there are other devices that need time to initialize before the DAC comes out of mute. The additional propagation delay can be calculated using the following equation: $$t_{PD} = C_{CT} \times 1.07s + 25\mu s$$ - Brown-out events occur when the supplies of a device are partially reduced, but not low enough to issue a full power-on reset (POR) within the device. For this reason, it is recommended to ensure a full reset occurs during these events. The supervisor circuit accomplishes this as the XSMT acts as a reset circuit for the audio DAC. - 4. Most audio DACs operate in either a VCOM or VREF architecture. The VCOM architecture uses a simple voltage divider from the supply to create the output amplitude reference. This is beneficial as it ensures that there will not be output clipping from the DAC if the supply is not the nominal value, as the output scales with the input voltage. The drawback of this architecture is the limited power-supply rejection ratio (PSRR) for the power supply noise. While a capacitor on the VCOM pin of the audio DAC will provide some filtering, it may still impact the output. In a VREF configuration, an internal reference is generated by the audio DAC. This will result in better PSRR performance for the system. The drawback of this design is that if the supply voltage does drop, the output could clip. #### **Design Steps** - Select an LDO regulator for its current output capability, voltage-input range, and output noise. At minimum, the LDO sourcing the audio DAC must be able to supply the required current of the DAC. In addition, if there are other devices on the same bus, such as amplifiers, then the quiescent current of those devices must be taken into account. The LDO input voltage range must accommodate the main supply source, which, in this circuit, is assumed to be a 12-V battery. - 2. The feedback (FB) voltage must be calculated to provide the correct output voltage. In this circuit, the resistors R<sub>1</sub> and R<sub>2</sub> can be calculated as the following shows. $$R_1 = R_2 \left( \frac{V_{DD}}{V_{REF}} - 1 \right)$$ Given the design goal of +3.3V for $V_{DD}$ , and the $V_{REF}$ for this LDO is approximately 0.8V, use a $R_1$ of 35.7k $\Omega$ and $R_2$ of 11.5k $\Omega$ . In addition, note that the FB node has a current requirement and it is recommended that the following equation is used for guidance when selecting R2. $$\frac{V_{REF}}{R_2} > 5\mu A$$ - 3. Select the voltage supervisor for the features desired in the system. In this circuit, the selected supervisor has an enable input pin. This feature allows a user (or microcontroller) mute signal to be used to override the supervisor output. In addition, some supervisors allow multiple supply rails to be monitored, which is useful for the output amplifiers. - 4. The sense voltage is calculated using the following equation. $$V_{SENSE} = V_{BATTERY} \times \frac{R_4}{R_3 + R_4}$$ The SNS-OUT pin is pulled low when the SNS voltage is less than the reference voltage, approximately 1.15V. Using $10k\Omega$ for $R_3$ and $2k\Omega$ for $R_4$ , it is estimated that the device will be muted if the $V_{BATTERY}$ supply drops below approximately 6.9V. The capacitor C<sub>NR/SS</sub> is used by the LDO to reduce noise and enables the LDO soft-start function. - 5. The DAC is selected based on the needs of the application. Consider the required SNR, THD+N, and supported I2S interface sample rates. While most audio DACs support rates ranging from 16kHz to 192kHz, not all support rates like 384kHz or 768kHz. Higher rates result in noise shaping that moves the out-of-band noise further from the audible range, but not all audio sources can provide them. - 6. The capacitors used for the audio filter should be COG, NP0 type ceramics. COG, NP0 type capacitors have a lower voltage coefficient of capacitance, meaning that the capacitive value of the component is less impacted by the voltage bias across the device. As the capacitors are key for performance of the filter, other types of ceramic capacitors should be avoided in the signal path. - 7. The capacitors used for the input and output of the LDO should have low equivalent series resistance (ESR), such as X7R-, X5R-, and COG-type capacitors. - 8. The resistors used for the LDO and voltage supervisor can be thick-film, though the accuracy of the resistor dividers will impact the LDO output voltage and the supervisor threshold. For this reason, it recommended that R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub>, and R<sub>4</sub> have a maximum tolerance of 1%. - 9. Thin-film resistors are recommended for the resistive elements in the DAC output filter. #### **Power-Up Mute Transient** The following simulation shows the power-up transient of the circuit. It can be seen that MUTE output is not released until the VBAT input reaches approximately 6.9V. # **Power-Down Mute Transient** The following simulation shows that the $\overline{\text{MUTE}}$ output is asserted to low when the VBAT input drops below 6.9V. # **Brown-Out Mute Transient** The following simulation demonstrates that the DAC will be in a mute condition before the VDD supply of the DAC is compromised by the brown-out event. When the VBAT voltage drops below approximately 6.9V, the MUTE signal is asserted low. Once the VBAT recovers, the MUTE signal de-asserted. # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. Download the companion simulation files for this circuit. For direct support from TI Engineers use the E2E community **E2E Community** **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |------------|-------------------------------------------------------------------------------|--------------------------------------|--------------------------------------| | PCM5102A | 2VRMS DirectPath™, 112-dB audio stereo DAC with 32-bit, 384-kHz PCM interface | http://www.ti.com/product/PCM5102A | Audio DACs from Texas<br>Instruments | | TPS7A8300 | 2-A, 6-μV <sub>RMS</sub> , low-noise, LDO voltage regulator | http://www.ti.com/product/TPS7A8300 | LDO Regulator Overview | | TPS389001 | Low quiescent current, 1% accurate voltage supervisor with programmable delay | http://www.ti.com/product/TPS3890 | Power Management Overview | | CSD13380F3 | 12-V N-channel FemtoFET™ MOSFET | http://www.ti.com/product/CSD13380F3 | MOSFETs from Texas<br>Instruments | # Other Links: Learn more about using precision DACs at our Precision DAC Learning Center. Learn about TI's audio DAC portfolio and find more technical content. SBAA333-January 2019 # Current-to-voltage converter circuit for audio DACs Paul Frost # **Design Goals** | DAC I <sub>OUT</sub> Amplitude | DAC I <sub>OUT</sub> Common Mode<br>Current | V <sub>out</sub> Amplitude | |--------------------------------|---------------------------------------------|----------------------------| | 7.8 mA <sub>P-P</sub> | −6.2mA | 2.1V <sub>RMS</sub> | #### **Design Description** Many high-performance audio digital-to-analog converters (DACs) feature a current output that must be converted into a voltage output for use with audio amplifiers. In premium automotive audio applications, for example, it is critical to ensure the DAC signal-to-noise ratio (SNR) and total harmonic distortion plus noise (THD+N) performance is not compromised by the current-to-voltage (I-V) output stage. #### **Design Notes** - 1. The first stage of the circuit converts the current output to a voltage output by providing a virtual ground potential to the OUTP and OUTN nodes of the DAC. The current flowing from the DAC then creates a voltage across the resistor, R1, in the feedback loop. Note that current-output audio DACs have a common-mode current that creates an offset to ensure that the DAC is always sourcing current. This common-mode current also results in the output of the first stage always being a negative value. The supplies of the amplifiers of the circuit are not required to be symmetrical. - 2. The second stage of the circuit is a differential amplifier that converts the differential voltage of the first stage into a single-ended output voltage. #### **Design Steps** - 1. The DAC is selected based on the needs of the application. Consider the required SNR, THD+N, and supported I2S interface sample rates. While most audio DACs support rates ranging from 16kHz to 192kHz, not all support rates like 384kHz or 768kHz. Higher rates result in noise shaping that moves the out-of-band noise further from the audible range, but not all audio sources can provide them. Also note that not all current-output audio DACs have the same amplitude and common-mode current. - 2. Select the amplifier based on its noise and THD performance. Ideally, these amplifiers should not gate the SNR performance of the DAC. A JFET or bipolar-input amplifier is recommended for its low voltage-noise. The higher current-noise is not an issue as the resistance values of the circuit are low. - 3. The gain of the circuit is calculated with the following equation. Using R1 = $820\Omega$ , R2 = $511\Omega$ , and R3 = $240\Omega$ , the output current will be approximately $6V_{P-P}$ or $2.1V_{RMS}$ . For this circuit, superior noise performance is achieved by having the first stage have a large gain, and the second stage actually attenuate the signal. $$V_{OUT}(I_{IN}) = I_{IN} \times R1 \times \left(\frac{R3}{R2}\right)$$ 4. The cutoff frequency (f<sub>c</sub>) of the first stage can be calculated with the following equation: $$f_{C-FIRSTSTAGE} = \frac{1}{2 \times \pi \times R1 \times C1}$$ The f<sub>C</sub> of the second stage is calculated with the following equation: $$f_{C-SECONDSTAGE} = \frac{1}{2 \times \pi \times R3 \times C2}$$ Using C1 = 4.7nF and C2 = 10nF, the $f_{\rm C}$ of the first stage is approximately 44.2kHz and the $f_{\rm C}$ of the second stage is approximately 66.3kHz. - 5. The capacitors used for the filter should be COG/NP0 type ceramics. COG/NP0 type capacitors have a lower voltage coefficient of capacitance, meaning that the capacitive value of the component is less impacted by the voltage bias across the device. As the capacitors are key for performance of the filter, other types of ceramic capacitors should be avoided in the signal path. - 6. Thin-film resistors are recommended for the resistive elements in the circuits. All resistors feature voltage noise, which is well understood to be dependent on resistance and temperature, as shown in the first equation that follows. But resistors also have a current-noise, which is dependent on the voltage across the resistor, frequency, and a constant, *C*, that is dependent on the material of which the resistor is composed, as shown in the second following equation: $$S_T = 4kRT$$ , #### where - k is Boltzman's constant - R is resistance - T is temperature $$S_E = (C \times U^2) / f$$ #### where - C is a constant derived from the resistor material - U is the differential voltage across the resistor - f is the frequency # **DC Transfer Characteristics** The simulation shows that the 7.8-mA<sub>P-P</sub> differential input current results in an approximately $6V_{P-P}$ output, or $2.1V_{RMS}$ . # **Filter Characteristics** The filters created by the two amplifier stages have a -3-dB corner frequency of approximately 32.1kHz. This will attenuate out-of-band noise from the output, while not affecting the audible range (20Hz to 22kHz). # **Noise Simulation** The following simulation shows the benefit of having the majority of the gain of the circuit in the first stage. The two curves were generated by the same circuit with different resistor values, but resulting in the same total gain. The green line has a higher gain in the first stage, but lower total noise. #### www.ti.com # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. See the HiFi Audio circuit design application report. Download the companion simulation files for this circuit. # For direct support from TI Engineers use the E2E community **E2E Community** # **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |-------------|----------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------| | PCM1794A-Q1 | 24-bit, 192-kHz sampling, advanced segment, audio stereo digital-to-analog converter | http://www.ti.com/product/PCM1794A-Q1 | Audio DACs from Texas Instruments | | OPA1612 | Ultra-low noise, ultra-low distortion, high-performance, bipolar-input audio operational amplifier | http://www.ti.com/product/OPA1612 | Audio Amplifiers from Texas<br>Instruments | # Other Links: Learn more about how to use precision DACs at our Precision DAC Learning Center. Learn about TI's audio DAC portfolio and find more technical content. SBAA343-January 2019 # Circuit for offset adjustment of input signals using precision DAC for measurement equipment Uttama Kumar Sahu #### **Design Goals** | Power Supply | DAC Output | Voltage Output | Current Output | |-----------------------------|------------|----------------|----------------| | VCC: 24V, VSS: -5V, VDD: 5V | 0V to 2.5V | 0V to 5V | 0A to 10A | # **Design Description** Signal-measurement equipment like Oscilloscope (DSO) and Data aquisition (DAQ) must manage input signals that are not within the input range of the measurement analog-to-digital converter (ADC). To bring the unknown input signal in the measurement range of the ADC, the first operation needed is offset control. A programmable offset control circuit providing both positive and negative offset, performs this function. This circuit uses a precision digital-to-analog converter (DAC), followed by a unipolar-to-bipolar conversion circuit using an op amp. The output of this circuit is fed to a summing amplifier that adds this DC output to the input signal. #### **Design Notes** - 1. Choose a DAC with the required resolution and output range - 2. Choose an op amp with low offset and low drift to minimize error. Thermal noise may be an additional requirement in some applications - 3. Choose $R_{G1}$ , $R_{G2}$ , and $R_{FB}$ such that the desired output offset is met - 4. Choose the compensation capacitor C<sub>FB</sub> such that it is larger than the input capacitance of the op-amp inputs #### **Design Steps** - Select the DAC80504 device: a 16-bit, 4-channel buffered voltage output DAC with 2.5-V internal reference. Devices with an external reference option or devices with accessible internal references are desirable in this application as the reference is used to create an offset. The DAC selection in this design should primarily be based on DC error contributions, typically described by offset-error, gainerror, and integrated non-linearity (INL) error. - 2. Select an op amp such as the OPA227 operational amplifier that combines low noise and wide bandwidth with high precision to make it the ideal choice for applications requiring both AC and precision DC performance. Amplifier input offset voltage (Vos) is a key consideration for this design. Vos of an operational amplifier is a typical data sheet specification, but in-circuit performance is also impacted by drift overtemperature, the common-mode rejection ratio (CMRR), and power supply rejection ratio (PSRR); therefore, give consideration to these parameters as well. - 3. The DC transfer function of the offset voltage is given by: $$V_{OFFSET} = V_{DAC} \left( 1 + \frac{R_{FB}}{R_{G2}} + \frac{R_{FB}}{R_{G1}} \right) - V_{REF} \left( \frac{R_{FB}}{R_{G2}} \right)$$ First, using the previous transfer function, consider the negative full-scale output case when V<sub>DAC</sub> is equal to 0V, V<sub>REF</sub> is equal to 2.5V, and V<sub>OFFSET</sub> is equal to –5V. This case is used to calculate the ratio of R<sub>FB</sub> to R<sub>G2</sub> and is shown in the following equation: $$-5 V = -\frac{R_{FB}}{R_{G2}} (2.5 V)$$ That gives, $R_{FB} = 2 \times R_{G2}$ . Second, consider the positive full-scale output case when V<sub>DAC</sub> is equal to 2.5 V, V<sub>REF</sub> is equal to 2.5 V, and V<sub>OUT</sub> is equal to 5V. This case is used to calculate the ratio of R<sub>FB</sub> to R<sub>G1</sub> and is shown in the following equation: $$5V = \left(1 + \frac{R_{FB}}{R_{G2}} + \frac{R_{FB}}{R_{G1}}\right) (2.5V) - \left(\frac{R_{FB}}{R_{G2}}\right) (2.5V)$$ This means, $R_{G1} = R_{FB}$ . - Finally, select a value of $R_{\rm G2}$ to calculate the ideal values of $R_{\rm FB}$ and $R_{\rm G1}$ . The key considerations for seeding the value of $R_{\rm G2}$ should be the drive strength of the reference source as well as choosing small resistor values to minimize noise contributed by the resistor network. For this design, $R_{\rm G2}$ was chosen to be $8k\Omega$ , which will limit the peak current draw from the reference source to approximately 312 $\mu$ A, under nominal conditions. The 312 $\mu$ A is well within the 5-mA limit of the DAC80504 device. By putting the value of $R_{\rm G2}$ in previous equations, $R_{\rm G1}$ and $R_{\rm FB}$ is calculated as $R_{\rm G1} = R_{\rm FB} = 16k\Omega$ . - 4. In general, the compensation capacitor $C_{FB}$ is not set by fixed equations, but rather by choosing values while observing the output small-signal step response. Through simulation in this example, select $C_{FB} \ge 22pF$ . # **DC Transfer Characteristics** # **Small-Signal Step Response Without Compensation** # Small-Signal Step Response With $C_{FB} = 22pF$ # **Design Featured Devices and Alternative Parts** | Device | Key Features | Link | |----------|------------------------------------------------------------------------------------------------------|------------------------------------| | DAC80504 | 4-channel, true 16-bit, SPI, voltage-output DAC with precision internal reference | http://www.ti.com/product/DAC80504 | | DAC80508 | 8-channel, true 16-bit, SPI, voltage-output DAC with precision internal reference | http://www.ti.com/product/DAC80508 | | DAC80004 | Ultra-small, true 16-bit quad voltage output DAC with 1LSB INL/DNL | http://www.ti.com/product/DAC80004 | | DAC8560 | 16-bit, single-channel, low-power, ultra-low glitch, voltage output DAC with 2.5V, 2ppm/°C reference | http://www.ti.com/product/DAC8560 | | OPA227 | High precision, low noise operational amplifiers | http://www.ti.com/product/OPA227 | | OPA188 | Precision, low-noise, rail-to-rail output, 36-V zero-drift operational amplifier | http://www.ti.com/product/OPA188 | # **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. # Link to Key Files TINA source files - http://www.ti.com/lit/zip/sbam418. # For direct support from TI Engineers use the E2E community: e2e.ti.com SBAA332-January 2019 # DAC force and sense reference drive circuit Paul Frost # **Design Goals** | DAC Output Range | DAC V <sub>REF</sub> H Input Voltage | DAC V <sub>REF</sub> L Input Voltage | |------------------|--------------------------------------|--------------------------------------| | -5V to 5V | 5V | –5V | #### **Design Description** High-precision digital-to-analog converters (DACs) used in applications like magnetic resonance imaging (MRI) machines and arbitrary waveform generators (AWG) generally require a high-precision voltage reference. A cause of common issues with these systems is the undesired series resistance on the reference input of the DAC. The resistance will induce a DAC input-code dependent voltage potential across them as the input current of the R-2R ladder changes based on the code. The end result is that the reference voltage will seem to change based on the DAC code, which will cause a bow shaped integrated non-linearity error curve. To remedy this issue, high-precision DACs often feature a reference force and sense pin for each of the reference inputs ( $V_{REF}H$ and $V_{REF}L$ ). While these pins are essentially just two parallel connections to the reference input nodes of the R-2R ladder, each with their own series resistance, the addition of an external unity-gain reference buffer will allow the voltage at the node to be compensated by the amplifier. The small bias current flowing into the op amp inverting input will generate a minimum voltage across the series resistance of the sense input, while output of the op amp can source the current required by the R-2R ladder. #### **Design Notes** - 1. The reference selected only has a positive 5-V output, necessitating an inverting amplifier to generate the V<sub>REF</sub>- value. The resistors R<sub>1</sub> and R<sub>2</sub> also create a current path from the reference output to a –5V potential. This current is provided by the voltage reference. The current can be limited by increasing the values of R<sub>1</sub> and R<sub>2</sub>, at the expense of additional noise being created by the circuit. The current noise of the amplifier and the thermal noise of the resistors contribute to the total noise of the circuit. - 2. The noise of the reference is reduced by adding $C_{\text{FILT}}$ , which filters the noise generated by the bandgap of the internal reference. The output of the reference also requires a capacitor ( $C_{\text{L}}$ ) with a minimum equivalent series resistance (ESR). It is possible to create this resistance on the PCB with an extended trace, shown as $R_{\text{ESR}}$ . - 3. The noise of the DAC is primarily created by the thermal noise of the resistor ladder. Thermal noise is calculated using the following the equation, where K<sub>b</sub> is Boltzman's constant, T is the temperature in kelvin, R is the resistance of the ladder, and F is the frequency range. $$V_{NOISE} = \sqrt{4 \cdot K_b \cdot T \cdot R \cdot \Delta F}$$ The DAC8871 typical output impedance of approximately $6.25k\Omega$ , and assuming room temperature operation, has a thermal noise that can be calculated as shown in the following equation: $$V_{NOISE} = \sqrt{4 \cdot 1.38 \cdot 10^{-23} \text{ J/K} \cdot 300 \text{ K} \cdot 6.25 \text{ k}\Omega \cdot 1 \text{Hz}}$$ = 10.17 nV / $\sqrt{\text{Hz}}$ ## **Design Steps** - 1. The DAC is selected for its resolution, accuracy, and noise performance. The resolution may be dependant on the application, but it is common to see 16-bit or greater resolution in this circuit. Errors in the output of the DAC are considered non-linearity errors. Non-linearity errors are expressed as integrated non-linearity error (INL) and differential non-linearity error (DNL). Assuming an ideal reference on the input of the DAC, the INL and DNL errors of the system will be caused by resistor inaccuracies of the R-2R ladder. - 2. The reference is selected based on the accuracy, thermal drift, and noise requirements of the application. The output voltage accuracy is generally specified as a percentage. The thermal drift is specified in units of ppm/°C (parts-per-million). The noise of the circuit has two specification: the low-frequency noise, usually specified in V<sub>PEAK-PEAK</sub> over a limited frequency domain (0.1Hz to 10Hz), and the total integrated noise, specified in V<sub>RMS</sub>. - 3. The op amp used to invert the reference voltage should be selected on its noise performance. The amplifier will contribute noise to the system in two ways, its voltage noise and current noise. The contribution from the voltage-noise can be minimized by selecting a bipolar input amplifier, which generally have a low voltage noise. Bipolar input amplifiers also have higher current noise than CMOS input amplifiers, but the current noise is converted to voltage noise via the resistors R₁ and R₂ of the circuit. By minimizing the resistance of those components, the current noise contribution of the amplifier can be minimized. - 4. The amplifiers selected to drive the force and sense inputs of the DAC should be selected for their fast settling and bandwidth. When the DAC is updated with a new input code, the switches in the R-2R resistor ladder will cause a sudden change in current that is being demanded from the reference inputs. This results in a transient on the reference inputs that will also be conveyed on the DAC output. If the reference buffer amplifiers can settle quickly, the error on the output will be minimized. In addition, the voltage noise of these amplifiers will contribute to the total noise of the system. For this reason a bipolar or JFET input amplifier should be selected. - 5. Select an output buffer if the circuit is desired to drive a load. The DAC8871 is an un-buffered device, meaning that the output of the DAC is a node on the resistor ladder. This amplifier is selected based on the requirements of the load: such as current output capability, capacitive load stability, slew-rate, and voltage range. - 6. The capacitors $C_{\text{FILT}}$ and $C_{\text{L}}$ are low-ESR, ceramic type capacitors. The voltage rating of the capacitors needs to be compliant with the 5-V reference output. #### **Reference Buffer Load Transient** The reference buffer must be able to quickly source transient currents necessary for the R-2R ladder when the DAC changes codes. Given the architecture of the DAC8871, the maximum transient current would occur when the DAC transitions from zero- or full-scale code to the mid-scale. This transient is simulated with a current source between the $V_{\text{REF}}H$ and $V_{\text{REF}}L$ inputs. The following simulation shows the differential reference voltage during the current transient, simulated with the OPA828 and OPA227. This shows that the reference error magnitude and duration is reduced with the OPA828. #### **Reference Buffer Total Noise** The total noise generated by the circuit is shown in the following simulation. The reference, inverting amplifier, and reference buffers each contribute to the noise. Note that the $V_{REF}$ - input has greater noise due to the contribution of the inverting amplifier and the discrete resistors in its feedback network. #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. Download the companion simulation files for this circuit. ## **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |---------|--------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------| | DAC8871 | 16-bit, single-channel, serial-interface, high-voltage, bipolar-output DAC | http://www.ti.com/product/DAC8871 | Precision DACs from Texas<br>Instruments | | OPA828 | Low-offset, low-drift, low-noise, 45-MHz bandwidth, JFET-input operational amplifier | http://www.ti.com/product/OPA828 | Precision Amplifier Overview | | OPA221 | Low-power, 1.1nV/√Hz noise, high-performance operation amplifier | http://www.ti.com/product/OPA211 | Precision Amplifier Overview | | REF6050 | Low-noise, high-precision, 5-V output voltage reference | http://www.ti.com/product/REF6050 | Series Voltage References from Texas Instruments | #### Other Links Learn more about how to design with precision DACs with our Precision DAC Learning Center. Learn about TI's precision DAC portfolio and find more technical content. SBAA341-January 2019 # Power-supply margining circuit for LDOs using a precision DAC Uttama Kumar Sahu #### **Design Goals** | Power Supply (VDD) | Nominal Output | Margin High | Margin Low | |--------------------|----------------|-------------|------------| | 5V | 3.3V | 3.3V + 10% | 3.3V - 10% | ## **Design Description** A power-supply margining circuit is used for tuning the output of a power converter. This is done either to adjust the offset and drift of the power supply output or to program a desired value at the output. Adjustable power supplies like Low-Dropout Regulators (LDOs) and DC/DC converters provide a feedback or adjust input that is used to set the desired output. A precision voltage output digital-to-analog converter (DAC) is suitable for controlling the power supply output linearly. The following image shows an example power-supply margining circuit. Typical applications of power-supply margining is in Test and Measurement, Communications Equipment, and Power Delivery. - 1. Choose a DAC with the required resolution, pulldown resistor value, and output range. - 2. Derive the relationship of the DAC output to V<sub>OUT</sub>. - 3. Choose R<sub>1</sub> based on typical current through the feedback circuit. - 4. Calculate the start-up or nominal value of V<sub>DAC</sub> considering the power-down and power-up conditions of the DAC. - 5. Select R<sub>2</sub>, and R<sub>3</sub> such that the desired start-up output voltage is met along with the DAC output voltage range for the desired tuning range. - 6. Calculate the margin low and margin high DAC outputs. - 7. Choose a compensation capacitor to achieve the desired step response. - 1. Select the LDO TPS79501 device for the calculations. The DAC53608 device is an ultra-low cost, 10-bit, 8-channel, unipolar output DAC suitable for such applications - 2. The output voltage of the power supply is given by: $$V_{OUT} = V_{REF} + I_1 R_1 = V_{REF} + (I_2 + I_3) R_1$$ where - I<sub>1</sub> is the current flowing through R<sub>1</sub> - I<sub>2</sub> is the current flowing through R<sub>2</sub> - I<sub>3</sub> is the current flowing through R<sub>3</sub> DACs in this application typically include power-down mode, which includes an internal pulldown resistor at the voltage output. Hence, replacing the values of the currents in the previous equation yields: • When the DAC is in Power Down mode: $$V_{OUT} = V_{REF} + \left( \left( \frac{V_{REF}}{R_2} \right) + \left( \frac{V_{REF}}{R_3 + R_{PULL-DOWN}} \right) \right) R_1$$ When the DAC output is powered-up: $$V_{OUT} = V_{REF} + \left( \left( \frac{V_{REF}}{R_2} \right) + \left( \frac{V_{REF} - V_{DAC}}{R_3} \right) \right) R_1$$ For DAC53608, $R_{PULL-DOWN}$ is $10k\Omega$ . For the LDO part number TPS79501, the value of $V_{REF}$ is 1.225V. 3. R<sub>1</sub> can be calculated by the following method. The current through the FB pin of TPS79501 is $1\mu A$ . To make this current negligible, $I_1$ should be >> $I_{FB}$ . Choose $I_1$ to be $50\mu A$ . Calculate $R_1$ as follows: $$R_1 = \frac{V_{OUT} - V_{REF}}{I_1} = 41.5 \; k\Omega$$ The nominal value of I₁ can be given by: When the DAC is in Power Down mode $$l_{1-Nom} = \left(\frac{V_{REF}}{R_2}\right) + \left(\frac{V_{REF}}{R_3 + 10 \text{ k}\Omega}\right)$$ · When the DAC output is powered-up $$I_{1-Nom} = \left(\frac{V_{REF}}{R_2}\right) + \left(\frac{V_{REF} - V_{DAC}}{R_3}\right)$$ The values of I<sub>1</sub> at Margin High and Margin Low outputs are given by: $$I_{1\text{-HIGH}} = \frac{V_{OUT\text{-HIGH}} - V_{REF}}{R_1} = 57.95 \; \mu A$$ $$I_{1\text{-LOW}} = \frac{V_{OUT\text{-LOW}} - V_{REF}}{R_1} = 42.05 \; \mu A$$ $$I_{1\text{-HIGH}} - I_{1\text{-Nom}} \, = I_{1\text{-Nom}} \, - I_{1\text{-LOW}} \, = 7.65 \,\, \mu A$$ 4. The nominal or startup value of V<sub>DAC</sub> can be calculated using the following method: To make sure the 10-k $\Omega$ resistor does not impact when the DAC is transitioning from power-down to power-up, the power-up value for the DAC voltage can be calculated with: $$\frac{V_{REF}}{R_3 + 10 \text{ k}\Omega} = \frac{V_{REF} - V_{DAC}}{R_3}$$ The previous equation can be further simplified to: $$V_{DAC} = V_{REF} \left( \frac{10 \text{ k}\Omega}{R3 + 10 \text{ k}\Omega} \right)$$ 5. The values of R<sub>2</sub> and R<sub>3</sub> can be calculated as follows: #### www.ti.com If the power-up or nominal value of $V_{DAC}$ is kept at one-third of $V_{REF}$ , that is, 408.3mV, then $R_3$ will be 2 $\times$ 10k $\Omega$ = 20k $\Omega$ . $R_2$ can be calculated as: $$\frac{V_{REF}}{R_2} + \frac{V_{REF}}{R_3 + 10 \; k\Omega} = 50 \; \mu\Omega$$ Replacing the value of $R_3$ , $R_2$ can be calculated to equal $133k\Omega$ . 6. Subtracting the Margin High and Nominal values of I, and the corresponding equations, we get $$\frac{V_{REF}-V_{DAC}}{R_3}-\frac{V_{REF}}{R_3+10~k\Omega}=7.95~\mu A$$ So, the *Margin High* value of $V_{DAC}$ will be 249mV and similarly, the *Margin Low* value can be calculated as 567mV from the following equation: $$\frac{V_{REF}}{R_3 + 10 \text{ k}\Omega} - \frac{V_{REF} - V_{DAC}}{R_3} = 7.95 \text{ } \mu\text{A}$$ 7. The step response of this circuit without a compensation capacitor has some overshoot and ringing as shown in the following curves. This kind of transient response can cause errors at the load circuits. To minimize this, use a compensation capacitor C<sub>1</sub>. The value of this capacitance is usually obtained through simulation. A comparative output shows the waveforms with a compensation capacitor of 22pF. ## **DC Transfer Characteristics** ## **Small Signal Step Response Without Compensation** ## Small-Signal Step Response With C₁= 22pF #### www.ti.com ## **Design Featured Devices and Alternative Parts** | Device | Key Features | Link | |-------------|--------------------------------------------------------------------------------------|---------------------------------------| | DAC53608 | 8-channel 10-bit, I2C interface, buffered-voltage-output DAC | http://www.ti.com/product/DAC53608 | | DAC60508 | 8-channel, true 12-bit, SPI, voltage-output DAC with precision internal reference | http://www.ti.com/product/DAC60508 | | DAC60501 | 12-bit, 1-LSB INL, DAC with precision internal reference | http://www.ti.com/product/DAC60501 | | DAC8831 | 16-bit, ultra-low power, voltage output DAC | http://www.ti.com/product/DAC8831 | | TPS79501-Q1 | Automotive catalog single output LDO, 500mA, adj.(1.2 to 5.5V), low-noise, high PSRR | http://www.ti.com/product/TPS79501-Q1 | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## Link to Key Files TINA source files - http://www.ti.com/lit/zip/sbam415. For direct support from TI Engineers use the E2E community e2e.ti.com SBAA342-January 2019 # Power-supply margining circuit for SMPS using a precision DAC Uttama Kumar Sahu #### **Design Goals** | Power Supply (DAC VDD) | Nominal Output | Margin High | Margin Low | |------------------------|----------------|-------------|------------| | 5V | 5V | 5V + 10% | 5V – 10% | #### **Design Description** A power-supply margining circuit is used for tuning the output of a power converter. This is done either to adjust the offset and drift of the power-supply output or to program a desired value at the output. Adjustable power supplies like LDOs and DC/DC converters provide a feedback or adjust input that is used to set the desired output. A precision voltage output DAC is suitable for controlling the power-supply output linearly. An example power-supply margining circuit is shown in the following figure. Typical applications of power-supply margining is in Test and Measurement, Communications Equipment, and General Purpose Power Supply Modules. - 1. Choose a DAC with required resolution, pulldown resistor value, and output range - 2. Derive the relationship of the DAC output to $V_{\text{OUT}}$ - 3. Choose R<sub>1</sub> based on typical current through the feedback circuit - 4. Calculate the start-up or nominal value of $V_{\text{DAC}}$ , considering the power-down and power-up conditions of the DAC - 5. Select R<sub>2</sub>, and R<sub>3</sub> such that the desired start-up output voltage is met along with the DAC output voltage range for the desired tuning range - 6. Calculate the margin low and margin high DAC outputs - 7. Choose a compensation capacitor to get the desired step response - 1. Select the switching DC/DC converter TPS5450 for the calculations. The DAC53608 device is an ultralow cost, 10-bit, 8-channel unipolar output DAC suitable for such applications - 2. The output voltage of the power supply is given by $$V_{OUT} = V_{REF} + I_1 R_1 = V_{REF} + (I_2 + I_3) R_1$$ where - I<sub>1</sub> is the current flowing through R<sub>1</sub> - I<sub>2</sub> is the current flowing through R<sub>2</sub> - I<sub>3</sub> is the current flowing through R<sub>3</sub> DACs in this application typically include power-down mode, which includes an internal pulldown resistor at the voltage output. Hence, replacing the values of the currents in the previous equation yields: • When DAC is in power-down mode: $$V_{OUT} = V_{REF} + \left( \left( \frac{V_{REF}}{R_2} \right) + \left( \frac{V_{REF}}{R_3 + R_{PULL-DOWN}} \right) \right) R_1$$ When DAC output is powered-up: $$V_{OUT} = V_{REF} + \left( \left( \frac{V_{REF}}{R_2} \right) + \left( \frac{V_{REF} - V_{DAC}}{R_3} \right) \right) R_1$$ For DAC53608, $R_{PULLDOWN}$ is 10k $\Omega$ . For the LDO device TPS5450, the value of $V_{REF}$ is 1.221V. 3. R<sub>1</sub> can be calculated with the following method: The current through the FB pin of the TPS5450 device is negligible. Select $I_1$ to be 50 $\mu$ A. So, $R_1$ is calculated as follows: $$R_1 = \frac{V_{OUT} - V_{REF}}{I_1} = 75.6 \text{ k}\Omega$$ The nominal value of $I_1$ is given by: • When DAC is in power-down mode: $$I_{1-\text{Nom}} = \left(\frac{V_{\text{REF}}}{R_2}\right) + \left(\frac{V_{\text{REF}}}{R_3 + 10 \text{ k}\Omega}\right)$$ • When DAC output is powered-up: $$I_{1-Nom} = \left(\frac{V_{REF}}{R_2}\right) + \left(\frac{V_{REF} - V_{DAC}}{R_3}\right)$$ The values of I<sub>1</sub> at margin high and margin low outputs are given by: $$I_{1-HIGH} = \frac{V_{OUT-HIGH} - V_{REF}}{R_{1}} = 56.6 \mu A$$ $$I_{1-LOW} = \frac{V_{OUT-LOW} - V_{REF}}{R_{1}} = 43.4$$ $$I_{1-LOW} = \frac{V_{OUT-LOW} - V_{REF}}{R_{1}} = 43.4$$ 4. The nominal, or startup value of V<sub>DAC</sub> is calculated by the following method: To make sure the 10-k $\Omega$ resistor does not impact when the DAC is transitioning from power-down to power-up, the power-up value for the DAC voltage is calculated with: $$\frac{V_{REF}}{R_3 + 10 \text{ k}\Omega} = \frac{V_{REF} - V_{DAC}}{R_3}$$ The previous equation is further simplified to: $$V_{DAC} = V_{REF} \left( \frac{10 \text{ k}\Omega}{R_3 + 10 \text{ k}\Omega} \right)$$ 5. The values of R<sub>2</sub> and R<sub>3</sub> are calculated as follows: If the power-up or nominal value of $V_{DAC}$ is kept at 1/3 of $V_{REF}$ , that is, 407mV, then $R_3$ is 2 × 10k $\Omega$ = 20k $\Omega$ . And, $R_2$ can be calculated as: $$\frac{V_{REF}}{R_2} + \frac{V_{REF}}{R_3 + 10 \, \text{k}\Omega} = 50 \mu A$$ Replacing the value of $R_3$ , calculate $R_2 = 131.3k\Omega$ . 6. Subtracting the margin high and nominal values of I<sub>1</sub> and the corresponding equations yields: $$\frac{V_{REF}-V_{DAC}}{R_3}-\frac{V_{REF}}{R_3+10~k\Omega}=6.6\mu A$$ The margin high value of $V_{DAC}$ is 275mV and similarly, the margin low value is calculated as 539mV using the following equation: $$\frac{V_{REF}}{R_3 + 10 \ k\Omega} - \frac{V_{REF} - V_{DAC}}{R_3} - = 6.6 \mu A$$ 7. The step response of this circuit without a compensation capacitor causes the inductor current to reach its limit as shown in the following figure. This kind of surge can take the inductor into saturation. To minimize the surge, a compensation capacitor C₁ is used as the circuit diagram shows. The value of this capacitance is usually obtained through simulation. A comparative output shows the waveforms with a compensation capacitor of 10nF. #### **Output With DAC in Power Down Mode** ## **Small-Signal Step Response Without Compensation** ## Small-Signal Step Response With C<sub>1</sub> = 10nF #### www.ti.com ## **Design Featured Devices and Alternative Parts** | Device | Key Features | Link | |----------|--------------------------------------------------------------------------------------------|------------------------------------| | DAC53608 | 8-channel 10-bit, I2C interface, buffered-voltage-output digital-to-analog converter (DAC) | http://www.ti.com/product/DAC53608 | | DAC60508 | 8-channel, true 12-bit, SPI, voltage-output DAC With precision internal reference | http://www.ti.com/product/DAC60508 | | DAC60501 | 12-bit, 1-LSB INL, digital-to-analog converter (DAC) with precision internal reference | http://www.ti.com/product/DAC60501 | | DAC8831 | 16-bit, ultra-low power, voltage output digital to analog converter | http://www.ti.com/product/DAC8831 | | TPS5450 | 5.5-V to 36-V input, 5-A, 500-kHz step-down converter | http://www.ti.com/product/TPS5450 | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## Link to Key Files TINA source files - http://www.ti.com/lit/zip/sbam416. For direct support from TI Engineers use the E2E community e2e.ti.com SLAA866-December 2018 ## Loop-powered 4- to 20-mA transmitter circuit Garrett Satterfield #### **Design Goals** | Loop Supply Voltage | DAC Output Voltage | Output Current | Error | |---------------------|--------------------|----------------|---------| | 12V-36V | 0V-3V | 4mA-20mA | <1% FSR | #### **Design Description** The loop powered current transmitter regulates the current in series loop consisting of the power supply, transmitter, and load resistance. The active circuitry in the transmitter derives power from the loop current, meaning the current consumption of all devices must be less than the zero-scale current, which can be as low as 3.5mA in some applications. A regulator steps down the loop voltage to supply the DAC, op amp and additional circuitry. The op amp biases the transistor to regulate the current flowing from Loop+ to Loop-. The circuit is commonly used in 2-wire field sensor-transmitters such as Flow Transmitters, Level Transmitters, Pressure Transmitters, and Temperature Transmitters. - 1. Select a single channel DAC with the required resolution and accuracy for the application. Use an op amp with low offset and low drift to minimize error. - 2. Select a low power DAC, op amp, and voltage regulator to ensure a total sensor-transmitter quiescent current of less than 4mA. - 3. Minimize current flow through R1, R2, and R3 by selecting a large ratio of R3/R4 to minimize thermal drift of the resistors. - 4. Use precision low drift resistors for R1-R4, R7-R8 to minimize error. - 5. Use a voltage regulator with a wide input voltage range and low dropout voltage to allow for a wide range of loop supply voltages. The output current transfer function is: $$I_{OUT} = \left(\frac{V_{DAC}}{R1} + \frac{V_{REG}}{R2}\right) \left(\frac{R3}{R4} + 1\right)$$ 1. Select a large ratio of R3/R4: $$\frac{R3}{R4} = \frac{4.32 k\Omega}{26.7\Omega}$$ 2. Calculate R2 based on the zero-scale current (4mA), regulator voltage, and gain ratio (R3/R4). $$R2 = \frac{V_{REG}}{I_{OUT,ZS}} \left(\frac{R3}{R4} + 1\right) = \frac{3V}{4mA} \left(\frac{4.32k\Omega}{26.7\Omega} + 1\right) = 122.10k\Omega$$ Calculate R1 to set the full-scale current based on the full-scale DAC voltage and current span of 16mA. $$R1 = \frac{V_{DAC,FS}}{I_{OUT,SPAN}} \left(\frac{R3}{R4} + 1\right) = \frac{3V}{16mA} \left(\frac{4.32k\Omega}{26.7\Omega} + 1\right) = 30.524k\Omega$$ 4. Calculate the zero-scale output current based on the chosen resistance values. $$I_{OUT,ZS} = \frac{V_{REG}}{R2} \Biggl( \frac{R3}{R4} + 1 \Biggr) = \frac{3V}{122.15k\Omega} \Biggl( \frac{4.32k\Omega}{26.7\Omega} + 1 \Biggr) = 3.9983mA$$ 5. Calculate the full-scale current based on the chosen resistor values. $$I_{OUT,FS} = \left(\frac{V_{DAC}}{R1} + \frac{V_{REG}}{R2}\right) \left(\frac{R3}{R4} + 1\right) = \left(\frac{3V}{30.542k\Omega} + \frac{3V}{122.15k\Omega}\right) \left(\frac{4.32k\Omega}{26.7\Omega} + 1\right) = 19.9891mA$$ ## **DC Transfer Characteristic** ## **Small Signal Step Response** #### **Devices** | Device | Key Features | Link | Other Possible Devices | |------------|------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------| | DACs | | | | | DAC7311 | 12-bit resolution, single channel, ultra-low power, 1 LSB INL, SPI, 2V to 5.5V supply | http://www.ti.com/product/DAC7311 | http://www.ti.com/dacs | | DAC8560 | 16-bit resolution, single channel, internal reference, low power, 4 LSB INL, SPI, 2V to 5.5V supply | http://www.ti.com/product/DAC8411 | http://www.ti.com/dacs | | DAC8830 | 16-bit resolution, single channel, ultra-low power, unbuffered output, 1 LSB INL, SPI, 2.7V to 5.5V supply | http://www.ti.com/product/DAC8830 | http://www.ti.com/dacs | | DAC161S997 | 16-bit, 4-20mA current output, 100uA supply current, SPI, 2.7V to 3.3V supply | http://www.ti.com/product/DAC161S9<br>97 | http://www.ti.com/dacs | | Amplifiers | | | | | TLV9001 | Low-Power, 0.4mV Offset, Rail-to-Rail I/O, 1.8V to 5.5V supply | http://www.ti.com/product/TLV9001 | http://www.ti.com/opamps | | OPA317 | Zero-Drift, Low-Offset, Rail-to-Rail I/O, 35uA supply current max, 2.5V to 5.5V supply | http://www.ti.com/product/OPA317 | http://www.ti.com/opamps | | OPA333 | microPower, Zero-Drift, Low Offset, Rail-to-Rail I/O, 1.8V to 5.5V supply | http://www.ti.com/product/OPA333 | http://www.ti.com/opamps | #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. #### **Links to Key Files** TI Designs TIPD158, Low Cost Loop-Powered 4-20mA Transmitter EMC/EMI Tested Reference Design TI Designs TIDA-00648, 4-20mA Current Loop Transmitter Reference Design TI Designs TIDA-01504, Highly-Accurate, Loop-Powered, 4mA to 20mA Field Transmitter with HART Modem Reference Design Source Files for Loop-Powered 4- to 20-mA Transmitter - http://www.ti.com/lit/zip/slac782. ## For direct support from TI Engineers use the E2E community: e2e.ti.com #### Other Links: **Precision DAC Learning Center** http://www.ti.com/data-converters/dac-circuit/precision/overview.html SLAA868-December 2018 # Programmable low-side current sink circuit Garrett Satterfield #### **Design Goals** | VCC | DAC Output<br>Voltage | Output Current | Error | Maximum Resistive<br>Load | |-----|-----------------------|----------------|------------|---------------------------| | 5V | 0mV – 510mV | 0mA – 100mA | <0.25% FSR | 44.9Ω | #### **Design Description** The programmable low-side current sink sets the current through a load based on the DAC output voltage. The current is sensed through $R_{\text{SET}}$ and the op amp biases a transistor regulate the current through the load. Components $C_{\text{F}}$ , $R_{\text{ISO}}$ , and $R_{\text{FB}}$ provide compensation to ensure stability of the circuit. - 1. Choose a DAC with low offset error, gain error, and drift. RRIO op amps should be used to reduce error near the rails and maximize resistive load drive. An op amp with low offset voltage should be chosen to minimize error. - 2. Use a high-precision, low-drift resistor for R<sub>SET</sub> for accurate current regulation. - 3. $R_{\text{SET}}$ should be minimized for efficiency and power dissipation. Most of the power dissipation should occur through $R_{\text{LOAD}}$ - 4. To drive large R<sub>LOAD</sub>, a separate high voltage supply may be used for driving the current to the load. 1. Calculate the $R_{\text{SET}}$ value for the maximum DAC output voltage and desired maximum output current. $$R_{SET} = \frac{V_{DAC,max}}{I_{OUT,max}} = \frac{510mV}{100mA} = 5.1\Omega$$ 2. The maximum resistive load is given by: $$R_{LOAD,max} = \frac{Vcc - I_{SET,max}R_{SET}}{I_{SET,max}} = \frac{5V - 100mA \times 5.1}{100mA} = 44.9\Omega$$ 3. Ensure Q1 is rated for the power dissipation at maximum current. $$P_{Diss,Q2} = Vcc \times I_{SET,max} - I_{SET,max}^{2} \times \left(R_{LOAD} + R_{SET}\right) = 5V \times 100 mA - 100 mA^{2} \times \left(25\Omega + 5.1\Omega\right) = 0.2W$$ 4. The output error can be approximated based on DAC TUE, amplifier offset voltage, resistor tolerance, and reference initial accuracy using root sum square (RSS) analysis. $$Output \ TUE(\%FSR) = \sqrt{TUE_{DAC}^2 + \left(\frac{V_{OS,Amplifier}}{FSR} \times 100\right)^2 + Tol_{R_{SET}}^2 + Accuracy_{Ref}^2} = \sqrt{0.1^2 + \left(\frac{0.3mV}{510mV} \times 100\right)^2 + 0.1^2 + 0.1^2} = 0.183\% \ FSR$$ ## **DC Transfer Characteristic** ## **Small Signal Step Response** #### www.ti.com #### **Devices** | Device | Key Features | Link | Other Possible Devices | |------------|--------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------| | DACs | | | | | DAC60501 | 12-bit resolution, 1LSB INL, Single-Channel, Voltage Output DAC with 5 ppm/°C Internal Reference | http://www.ti.com/product/DAC60501 | http://www.ti.com/pdacs | | DAC80501 | 16-bit resolution, 1LSB INL, Single-Channel, Voltage Output DAC with 5 ppm/°C Internal Reference | http://www.ti.com/product/DAC80501 | http://www.ti.com/pdacs | | DAC8830 | 16-bit resolution, single channel, ultra-low power, unbuffered output, 1 LSB INL, SPI, 2.7-V to 5.5-V supply | http://www.ti.com/product/DAC8830 | http://www.ti.com/pdacs | | Amplifiers | | | | | TLV9061 | Ultra-Small, 0.3-mV Offset, Rail-to-Rail I/O, 1.8-V to 5.5-V supply | http://www.ti.com/product/TLV9061 | http://www.ti.com/opamps | | OPA317 | Zero-Drift, Low-Offset, Rail-to-Rail I/O, 35-μA supply current max, 2.5-V to 5.5-V supply | http://www.ti.com/product/OPA317 | http://www.ti.com/opamps | | OPA388 | Precision, Zero-Drift, Zero-Crossover, Low Noise Rail-to-Rail I/O, 2.5-V to 5.5-V supply | http://www.ti.com/product/OPA388 | http://www.ti.com/opamps | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## **Links to Key Files** Source Files for Low-Side Current Sink - http://www.ti.com/lit/zip/slac784. TI Precision Labs - Op Amps: Stability 6 For direct support from TI Engineers use the E2E community e2e.ti.com ## Other Links Precision DAC Learning Center http://www.ti.com/data-converters/dac-circuit/precision/overview.html SLAA867-December 2018 ## Programmable, two-stage, high-side current source circuit Garrett Satterfield #### **Design Goals** | Supply Voltage (V <sub>cc</sub> ) | DAC Output<br>Voltage | Output Current | Error | Max Load<br>Resistance | Compliance<br>Voltage | |-----------------------------------|-----------------------|----------------|---------|------------------------|-----------------------| | 5V | 0V-2V | 0–100mA | <1% FSR | 45Ω | 4.5V | #### **Design Description** The programmable high-side current source supplies an adjustable current to a ground reference load. The first op amp stage sets a reference current based on the DAC output voltage. The second op amp stage acts as a current mirror that gains the reference current and regulates the current sourced from the output PMOS to the load. $R_{\text{SET}}$ , RA, and RB set the output current based on the DAC voltage. Components $C_{\text{COMP}}$ , $R_{\text{ISO}}$ , and $R_{\text{FB}}$ provide compensation to ensure stability of the circuit. Common end equipment that utilize this circuit include *PLC Analog Output Modules*, *Field Transmitters*, *Digital Multimeters*, *Printers*, *Optical Modules*, *LED Drivers*, and *EPOS*. - 1. Choose a DAC with low offset, gain, and drift errors. RRIO op amps should be used to maintain low compliance voltage and op amps with low offset should be selected. - 2. Minimize the current flow through R<sub>A</sub>, Q1, and R<sub>SET</sub>by selecting a large ratio of R<sub>A</sub>:R<sub>B</sub> to maximize efficiency while also minimizing heating and drift in the first stage. - 3. Use high-precision, low-drift resistors for $R_{\text{SET}}$ , $R_{\text{A}}$ , and $R_{\text{B}}$ to minimize error caused by resistor mismatch and temperature drift. - 4. Minimize the resistance of R<sub>B</sub> to maximize compliance voltage. - 5. Avoid placing Q2 near thermally sensitive components in layout as the power dissipation causes heating. 1. Set the reference current in the sink stage by selecting R<sub>SET</sub> based on V<sub>DAC</sub>. The reference current should be minimized as it flows directly to ground and reduced efficiency. Set the reference current to 1mA and calculate R<sub>SET</sub>. $$R_{SET} = \frac{V_{DAC,max}}{I_{SET}} = \frac{2V}{1mA} = 2k\Omega$$ - 2. Select the required gain ratio based on the desired output current and $I_{OUT}/I_{SET} = 100 \text{mA}/1 \text{mA} = 100$ , this is the required ratio of $R_A:R_B$ . - 3. Calculate the maximum value of R<sub>B</sub> from the maximum allowable voltage drop to drive the maximum current through the maximum load. $$R_B < \frac{V_{CC} - I_{OUT,max} R_{LOAD,max}}{I_{OUT,max}} = \frac{5V - 0.1A \times 45\Omega}{0.1A} = 5\Omega$$ 4. The voltage $V_A$ is $V_{CC} - I_{SET} x R_A$ which is equal to the voltage $V_B$ due to the op amp feedback. Select $R_A$ to achieve a voltage drop of <500mV to maintain the desired compliance voltage. A standard resistance of 4.7 $\Omega$ is chosen. $$\begin{aligned} &V_A &= V_B \\ &R_A &= \frac{V_{CC} - V_A}{I_{SFT}} = \frac{470 mV}{1mA} = 470 \Omega \end{aligned}$$ 5. Calculate $R_B$ based on $R_A$ and the gain selected in step 2. $$R_B = \frac{R_A}{100}$$ 6. Verify the power dissipation of Q2. The power dissipation of Q2 based on the load is given by: $$P_{Diss, \Omega 2} = V_{CC} \times I_{OUT} - I_{OUT}^2 \times (R_{LOAD} + R_B) = 5V \times 0.1A - 0.1A^2 \times (40\Omega + 4.7\Omega) = 0.053W$$ The maximum power dissipation of Q2 occurs when the load resistance is zero: $$P_{Diss,Q2,max} = V_{CC} \times I_{OUT} - I_{OUT}^2 \times R_B = 5V \times 0.1A - 0.1A^2 \times 4.7 = 0.453W$$ Ensure Q2 is rated for this power dissipation. ## **DC Transfer Characteristics** ## **Small-Signal Step Response** ## **Compliance Voltage** ## **High Voltage Supply Modification** This circuit design example uses a low voltage supply for $V_{CC}$ . Some applications, such as 4–20mA current loops, require a high voltage supply to drive large resistive loads. To modify this current source for higher voltage supply, choose a high voltage, rail-to-rail input/output amplifier such as OPA192. #### www.ti.com #### **Devices** | Device | Key Features | Link | Other Possible Devices | |------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------| | DACs | | | | | DAC80501 | 16-bit resolution, 1LSB INL, Single-Channel, Voltage Output DAC with 5ppm Internal Reference | http://www.ti.com/product/DAC80501 | http://www.ti.com/pdacs | | DAC80508 | 16-bit resolution, 1LSB INL, Octal-Channel, Voltage Output DAC with 5ppm Internal Reference | http://www.ti.com/product/DAC80508 | http://www.ti.com/pdacs | | DAC8775 | 16-bit resolution, Quad-Channel, ±10V, ±24mA Voltage and Current Output DAC, with Integrated DC/DC Converter http://www.ti.com/product/ | | http://www.ti.com/pdacs | | Amplifiers | | | | | OPA388 | Precision, Zero-Drift, Zero-Crossover, Rail-to-Rail Input/Output, 2.5-V to 5.5-V Supply | http://www.ti.com/product/OPA388 | http://www.ti.com/opamps | | OPA192 | Precision, High-Voltage, Rail-to-Rail Input/Output, 4.5-V to 36-V Supply | http://www.ti.com/product/OPA192 | http://www.ti.com/opamps | | TLV170 | Cost Sensitive, Rail-to-Rail Output, 2.7-V to 36-V Supply | http://www.ti.com/product/TLV170 | http://www.ti.com/opamps | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## **Links to Key Files** TI Designs TIPD102, High-Side V-I Converter, 0-2V to 0-100mA, 1% Full Scale Error Reference Design TI Designs TIPD215, Less Than 1-W, Quad-Channel, Analog Output Module With Adaptive Power Management Reference Design TI Designs TIDA-01525, 8-channel, 16-bit, 200mA current output DAC reference design Source Files for Programmable, Two-Stage, High-Side Current Source - http://ti.com/lit/zip/slac783. #### For direct support from TI Engineers use the E2E community: e2e.ti.com #### Other Links: Precision DAC Learning Center www.ti.com/pdac SBAA344-January 2019 # Circuit for differential output from a single-ended precision DAC Uttama Kumar Sahu #### **Design Goals** | Power Supply | DAC Output | Offset Range | |------------------------------|------------|--------------| | VCC: 10V, VSS: -10V, VDD: 5V | 0V to 5V | ±5V | ## **Design Description** This single-ended to differential conversion circuit features two operational amplifiers (op amp). It generates a bipolar differential output from a unipolar digital-to-analog converter (DAC) channel. These types of circuits are very useful in low-noise applications like Optical module, Metro data center interconnect, Ultrasound scanners, and X-ray systems. While another design approach using a fully-differential amplifier (FDA) is good for AC performance, the op amp approach will achieve best DC characteristics. Nevertheless, the specific op amp or FDA will impact the comparison of the two topologies. - 1. Choose a DAC with required resolution and output range - 2. Select an op amp to meet the system specifications considering the following key requirements: - Swing to rail: For 5-V supply rails it is common to use a rail-to-rail zero-crossover distortion device (for example, OPA320 and OPA365) - Offset voltage and drift: One of the advantages of this circuit over the FDA approach is that some op amps can have very good DC performance - Bandwidth and quiescent current: Another advantage of this circuit over the FDA approach is that a wide range of op-amp bandwidth and related quiescent currents are available. For lower sampling rate, a low-bandwidth, low-current op amp may be an optimal choice - 3. Choose R<sub>1</sub> and R<sub>2</sub> to minimize thermal noise at the output - Select a DAC such as DAC80501 that is a 16-bit single channel buffered voltage output DAC with 2.5-V internal reference. The reference output can also be used as the common-mode voltage (V<sub>CM</sub>) - 2. Select a low-distortion op amp such as OPA320 - 3. The DC transfer function of the circuit is described with the following equations: $$V_{OUTP} = V_{DAC}$$ $$V_{OUTN} = V_{CM} \left( 1 + \frac{R_2}{R_1} \right) - V_{DAC}$$ - R<sub>1</sub> and R<sub>2</sub> is chosen as 1kΩ to have a gain of 1 and to minimize noise. Use 0.1% tolerance to minimize gain error. - The thermal noise contributed by U1 to the differential output has two paths: directly through U1 and with inversion through U2. Both these noise are correlated and hence they will add directly. DAC80501 has an output noise density (e<sub>n-DAC</sub>) of 74nV/√Hz and OPA320 has a noise density (e<sub>n-AMP</sub>) of 7nV/√Hz. The noise gain of U1 (G<sub>n-U1</sub>) is 1. So, the total noise density contributed by output of U1 (e<sub>n-U1</sub>) is given by: $$e_{n-U1} = 2 \times \sqrt{(e_{n-DAC})^2 + (e_{n-AMP})^2} = 148.66 \,\text{nV}/\sqrt{\text{Hz}}$$ • The thermal noise contributed by the gain resistors R<sub>1</sub> and R<sub>2</sub>, (e<sub>n-R</sub>) is given by: $$e_{n-R} = \sqrt{4.K.T.(R_1 \mid\mid R_2)} = \sqrt{4.(1.38 \times 10^{-23} \,\text{J/K}).(298.15 \text{K}).(500\Omega)} = 2.87 \,\text{nV} / \sqrt{\text{Hz}}$$ • The uncorrelated noise density contributed by U2 ( $e_{n\text{-}U2}$ ) is a combination of the thermal noise of the gain resistors ( $e_{n\text{-}R}$ ), thermal noise of U2 ( $e_{n\text{-}AMP}$ ), and the noise contributed by V<sub>CM</sub> when fed through the V<sub>REF</sub> output of DAC80501 ( $e_{n\text{-}VREF}$ ). $e_{n\text{-}VREF}$ is 140nV/ $\sqrt{\text{Hz}}$ . The noise gain of U2 ( $G_{n\text{-}U2}$ ), that is, 1+( $R_2/R_1$ ) is 2. So, $e_{n\text{-}U2}$ is written as: $$e_{n-U2} = \sqrt{\left(e_{n-VREF}.G_{n-U2}\right)^2 + \left(e_{n-AMP}.G_{n-U2}\right)^2 + \left(e_{n-R}.G_{n-U2}\right)^2} = 280.4\,\text{nV}/\sqrt{\text{Hz}}$$ Finally, combining the noise from U1 and U2, we get the total noise density at the differential output (e<sub>n-T</sub>): $$e_{n-T} = \sqrt{\left(e_{n-U1}\right)^2 + \left(e_{n-U2}\right)^2} = 317.37 \, \text{nV} / \sqrt{\text{Hz}}$$ The simulated value for the thermal noise at the differential output is shown in the following figure. The simulated value $316.9 \text{nV}/\sqrt{\text{Hz}}$ is close to the calculated value. The thermal noise for the DAC output and $V_{\text{REF}}$ output were emulated with equivalent resistors for noise simulation. ## Thermal Noise Density at The Differential Output ( $V_{CM} = V_{REF}$ ) ## DC Transfer Characteristics (V<sub>CM</sub> = 0V) ## Frequency Response (Amplitude) ## Frequency Response (Phase) #### **Group Delay** Group delay is the time delay between the applied input signal and the output signal. All amplifiers and filters have a group delay. Group delay is highlighted for this circuit because the inverting and noninverting path both have different group delays. This can create distortion for higher frequency signals. See the group delay in time domain plot for additional detail. ## **Output Transient Response** ## **Design Featured Devices and Alternative Parts** | Device | Key Features | Link | | |----------|----------------------------------------------------------------------------------------------------|------------------------------------|--| | DAC80501 | 16-bit, 1-LSB INL, digital-to-analog converter (DAC) with precision internal reference | http://www.ti.com/product/DAC80501 | | | DAC80508 | 8-channel, true 16-bit, SPI, voltage-output DAC with precision internal reference | http://www.ti.com/product/DAC80508 | | | DAC8562 | 16-bit, dual-channel, low-power, ultra-low glitch, voltage output DAC with 2.5V, 4ppm/°C reference | http://www.ti.com/product/DAC8562 | | | OPA320 | Precision, zero-crossover, 20MHz, 0.9pA lb, RRIO, CMOS operational amplifier | http://www.ti.com/product/OPA320 | | | OPA365 | 2.2-V, 50-MHz, low-noise, single-supply rail-to-rail operational amplifier | http://www.ti.com/product/OPA365 | | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## Link to Key Files TINA source files - http://www.ti.com/lit/zip/sbam419. ## For direct support from TI Engineers use the E2E community: e2e.ti.com # High-current voltage output circuit using a precision DAC Uttama Kumar Sahu #### **Design Goals** | Power Supply | DAC Output | Voltage Output | Current Output | |-----------------------------|------------|----------------|----------------| | VCC: 24V, VSS: -5V, VDD: 5V | 0V to 2.5V | 0V to 5V | 0A to 10A | #### **Design Description** High-current voltage output can be obtained from a digital-to-analog converter (DAC) using a power amplifier at the DAC output. To have additional flexibility with amplifier performance like accuracy, bandwidth, and higher current, the circuit as shown in the following figure is more suitable. For example, power amplifiers typically have much higher output offset error compared to a precision amplifier. The DAC programs the output voltage along with the gain of the amplifier. The amplifier maintains the output voltage using negative feedback. The high current to the load is provided by the transistor. This circuit is useful in applications where components must be tested with different AC or DC voltage excitation such as memory and semiconductor test equipment, LCD test equipment, and others. - 1. Choose a DAC with the required resolution and output range. - Choose an op amp with low offset and low drift to minimize error. Choose a part with sufficient gainbandwidth product (GBW), as required by the output signal. - 3. Choose $R_1$ and $R_2$ such that the desired output voltage is met along with the DAC output voltage, along with tolerance which maintains the desired accuracy. - 4. Choose the compensation capacitor C<sub>1</sub> such that it is larger than the input capacitance of the op-amp inputs. - 5. Choose a transistor that can provide the required load current and has a high h<sub>FE</sub> so that the base current is sufficiently smaller than the output current limit of the op amp. A bipolar-junction transistor (BJT) Darlington pair or a high-power metal-oxide semiconductor field-effect transistor (MOSFET) are preferable. - The DAC80501 device is a 16-bit, single-channel, high-performance precision DAC. The DAC80501 device is specified monotonic, by design, and offers excellent linearity of less than 1LSB. These devices include a 2.5V, 5ppm/°C internal reference, giving full-scale output voltage ranges of 1.25V, 2.5V, or 5V. - 2. The OPA227 operational amplifier combines low noise and wide bandwidth with high precision to make it the ideal choice for applications requiring both AC and precision DC performance. The OPA227 device is unity-gain stable and features high slew rate (2.3V/µs) and wide bandwidth (8MHz). - 3. The transfer function of the output voltage is given by: $$V_{OUT} = V_{DAC} \left( 1 + \frac{R_1}{R_2} \right)$$ To get an output voltage of 5V with a DAC output of 2.5V, for example, chose both $R_1$ and $R_2$ as $10k\Omega$ . This keeps the quiescent current through the feedback network as $5V/20k\Omega=250\mu A$ . This current works for this design because this design is for a high-output current. In case the output current is lower, the resistance values can be increased so that the quiescent current is negligible, compared to the output current. 4. The base current, I<sub>B</sub>, for the transistor for a given load current I<sub>L</sub> is given by: $$I_B = \frac{I_C}{h_{FE}} = \frac{1}{h_{FE}} \left( I_L + \left( \frac{V_{OUT}}{R_1 + R_2} \right) \right)$$ To get a maximum load current of 10A, the collector current ( $I_C$ ) of the transistor is approximately 10A (ignoring 250- $\mu$ A quiescent current). To keep $I_B$ less than 20mA, $h_{FE}$ should be greater than (10A / 20mA) = 500 In general, compensation capacitor C₁ is not set by fixed equations, but rather by choosing values while observing the output small-signal step response. Through simulation in this example, select C₁ ≥ 22pF. #### **DC Transfer Characteristics** ## **Small Signal Step Response Without Compensation** ## Small Signal Step Response With $C_1 = 22pF$ ## **Alternative Design With Power Amplifier** The following figure depicts the simplified circuit diagram of an alternative design using a power amplifier. To achieve a high-current output from the DAC, use a power amplifier like the OPA541 device.. However, as previously mentioned, this circuit may have accuracy and bandwidth limitations. Depending on the system requirements, either of the circuit topologies can be used for generating high-current output. The output transfer function of this circuit is the same as the following figure. #### **Design Featured Devices and Alternative Parts** | Device | Key Features | Link | |----------|----------------------------------------------------------------------------------------|------------------------------------| | DAC80501 | 16-bit, 1-LSB INL, digital-to-analog converter (DAC) with precision internal reference | http://www.ti.com/product/DAC80501 | | DAC8551 | 16-Bit, ultra-low glitch, voltage output, digital-to-analog converter | http://www.ti.com/product/DAC8551 | | DAC8811 | 16-bit, single-channel, serial input multiplying DAC with 0.5-µs settling time | http://www.ti.com/product/DAC8811 | | DAC8831 | 16-bit, ultra-low power, voltage output digital-to-analog converter | http://www.ti.com/product/DAC8831 | | OPA227 | High Precision, Low Noise Operational Amplifiers | http://www.ti.com/product/OPA227 | | OPA541 | High Power Monolithic Operational Amplifier | http://www.ti.com/product/OPA541 | | THS4011 | 290-MHz low-distortion voltage-feedback amplifier | http://www.ti.com/product/THS4011 | #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. #### Link to Key Files TINA source files - http://www.ti.com/lit/zip/sbam417. For direct support from TI Engineers use the E2E community e2e.ti.com SBAA335-January 2019 ## Programmable voltage output with sense connections circuit Garrett Satterfield #### **Design Goals** | DAC Output<br>Voltage | Output Voltage V <sub>LOAD</sub> | Minimum Load<br>Resistance R <sub>LOAD</sub> | Maximum Line<br>Resistance<br>Compensation | Error | |-----------------------|----------------------------------|----------------------------------------------|--------------------------------------------|------------| | 0V-5V | 0V-10V | 1kΩ | +25% of R <sub>LOAD</sub> | <0.25% FSR | #### **Design Description** The programmable voltage output with sense connections circuit provides a precise voltage across a load, compensating for parasitic series resistance. The amplifier A1 uses feedback from the high-side and low-side of the attached load to accurately regulate the voltage between V<sub>SENSE+</sub> and V<sub>SENSE-</sub>. The digital-to-analog converter (DAC) output and discrete resistors set the voltage across the load. This circuit is used in applications where additional line resistance may be present and must be compensated for by increasing the output voltage to deliver the correct voltage to the load. Common end equipment that use this circuit include *PLC Analog Output Modules*, *Memory and Semiconductor Test Equipment*, *Spectroscopy*, and *Data Acquisition (DAQ) Cards*. #### **Design Notes** - Select a DAC with low total unadjusted error (TUE) and with the required resolution for the application. A DAC with integrated reference, like the DAC80501 device, can be used to minimize components and solution size. - 2. Choose a high-voltage amplifier, with rail-to-rail output to ensure sufficient output swing to drive the load and line resistance. The amplifier should have low offset voltage and offset voltage drift so it does not significantly contribute to output error. - 3. Resistor mismatch directly contributes to gain error at the output. Use resistors with 0.05% tolerance or better and low thermal drift. - 4. For correct compensation of additional line resistance the ratio of R2:R4 must match the ratio of R3:R1 as closely as possible. - 5. The amplifier supply voltage is chosen based on the required output voltage, additional line resistance, and amplifier output swing at maximum load current. - 6. To reduce error at zero-scale a negative voltage can be supplied to the amplifier. #### **Design Steps** 1. The transfer function for $V_{OUT}$ based on DAC voltage and resistor values is: $$V_{LOAD} = \frac{R3}{R1} \cdot V_{DAC}; \quad \frac{R3}{R1} = \frac{R4}{R2}$$ 2. A 50-k $\Omega$ resistance is chosen for R3. A relatively large value should be selected to reduce the current in the feedback paths. R1 is then calculated: $$R1 = \frac{V_{DAC,FS}}{V_{LOAD,FS}} \cdot R3 = \frac{5V}{10V} \cdot 50 \,k\Omega = 25 \,k\Omega$$ - 3. R4 and R2 are chosen equal to R3 and R1, respectively. - Calculate the maximum load current based on the minium load resistance and full scale V<sub>LOAD</sub>. The maximum load current impacts the amplifier output voltage swing and the additional line resistance the circuit can compensate. $$I_{LOAD,max} = \frac{V_{LOAD,FS}}{R_{LOAD,min}} = \frac{10V}{1k\Omega} = 10 \,\text{mA}$$ The required V<sub>CC</sub> voltage is calculated to drive 25% additional load resistance and still maintain voltage regulation across R<sub>LOAD</sub>. V<sub>O,rail</sub> is the approximate amplifier output swing from V+ at a 10-mA load current. $$V_{CC,min} = V_{O,rail} + 0.25 \cdot R_{LOAD,min} \cdot I_{LOAD,max} + V_{LOAD,FS} = 500 \, mV + 250 \Omega \cdot 10 \, mA + 10 \, V = 13 \, V + 10 \, M_{\odot} M_{\odot$$ 6. The output error can be approximated based on the DAC TUE, amplifier offset voltage, resistor tolerance, and reference initial accuracy using root sum square (RSS) analysis. Output TUE(%FSR) = $$\sqrt{\text{TUE}_{DAC}^2 + \left(\frac{V_{OS}}{FSR} \cdot 100\right)^2 + 4 \cdot R^2_{Tol} + \text{Accuracy}_{Ref}^2} = \sqrt{0.1^2 + \left(\frac{100 \, \mu V}{5V} \cdot 100\right)^2 + 4 \cdot 0.05^2 + 0.1^2} = 0.173\%$$ ## **DC Transfer Characteristic** ## **Small-Signal Step Response** ## Load Transient 10-k $\Omega$ to 5-k $\Omega$ $R_{\text{\tiny LOAD}}$ ## Maximum Additional Line Resistance at Amplifier $V_{cc}$ = 13V #### www.ti.com #### **Devices** | Device | Key Features | Link | Other Possible Devices | | | |----------|--------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------|--|--| | DACs | | | | | | | DAC80501 | 16-bit resolution, 1-LSB INL, single-channel, voltage output DAC with 5ppm/°C internal reference | http://www.ti.com/product/DAC80501 | http://www.ti.com/pdacs | | | | DAC81416 | 16-bit resolution, 1-LSB INL, 16-channel ±20-V high-voltage output DAC with 5ppm/°C internal reference | http://www.ti.com/product/DAC81416 | http://www.ti.com/pdacs | | | | DAC80508 | 16-bit resolution, 1-LSB INL, octal-channel, voltage output DAC with 5ppm/°C internal reference | http://www.ti.com/product/DAC80508 | http://www.ti.com/pdacs | | | | Op Amps | | | | | | | OPA196 | Low-offset (100µV), Low-drift, rail-to-rail I/O, 2.25-V to 36-V supply | http://www.ti.com/product/OPA196 | http://www.ti.com/opamps | | | | TLV170 | Cost-sensitive, rail-to-rail output, 2.7-V to 36-V supply | http://www.ti.com/product/TLV170 | http://www.ti.com/opamps | | | | OPA192 | Precision, ultra-low offset (5µV) and drift, rail-to-rail I/O, 4.5-V to 36-V supply | http://www.ti.com/product/OPA192 | http://www.ti.com/opamps | | | ### Links to Key Files See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. Download source files for Programmable Voltage Output with Sense Connections – http://www.ti.com/lit/zip/sbac228. For direct support from TI Engineers use the E2E community: e2e.ti.com. #### Other Links Learn more about how to design with precision DACs in our *Precision DAC Learning Center*. Learn more about TI's precision DAC portfolio and find additional technical resources: http://www.ti.com/data-converters/dac-circuit/precision/overview.html. SBAA331-January 2019 ## Unipolar negative voltage source from unipolar DAC circuit Paul Frost #### **Design Goals** | DAC Supply<br>Voltage | Amplifier<br>Supply<br>Voltage | DAC Output<br>Range | Output Voltage<br>Range | Output<br>Current<br>Capability | Power-On Reset<br>Output | |-----------------------|--------------------------------|---------------------|-------------------------|---------------------------------|--------------------------| | 5.5V | ±5.5V | 0V to 2.5V | -5V to 0V | ±20mA | -5V | #### **Design Description** This circuit shows how to convert a positive unipolar digital-to-analog (DAC) output to a negative unipolar output using only an external operational amplifier (op amp) and resistors. In many applications, such as active antenna systems (AAS) and macro remote radio units (RRU), a DAC output is used to bias the gate of gallium nitride (GaN) power amplifier (PA). For these amplifiers to be powered down, a negative potential must be applied to the gate. As such, it is beneficial to have the gate voltage be negative by default. PA biasing applications also require current output source and sink capability that usually exceeds that of most DACs. These design goals are achieved by utilizing a voltage-output DAC that also features a reference. The DAC output and reference output are connected to differential amplifier with the reference connected to the inverting input. This enables the zero-scale output of the DAC to set the output of the amplifier to its negative full-scale value. #### **Design Notes** - At power-on, the DAC output will assume a default value. This value can be configured in some devices by connecting a reset-select pin to a high or low potential, which selects a start-up value of zero-scale or mid-scale. In AAS designs, it is beneficial to start at zero-scale to ensure the PA is disabled. Other applications may require a DAC to start at mid-scale. - 2. The amplifier selected must provide the output current required by the application. Rail-to-rail outputs allow the op amp power supplies to be minimized without clipping the desired output range of the circuit. In AAS applications, there is usually a capacitive load on the output as well, so capacitive load stability is important to consider. - 3. The op amp must feature a bipolar supply, as the op amp inputs will always be greater than or equal to 0V in operation. The negative supply must be low enough to allow the output to reach its most negative value. #### **Design Steps** - 1. Select a DAC for the circuit based on initial on key requirements, such as the resolution, channel count, output accuracy, and power supply. These performance requirements are application dependant and can vary. However, a few additional items must be considered as well. - The reference used to provide the offset of the differential amplifier will be required to source current. Current will flow from the reference through the resistors in the feedback network (R1 and R3) to the output of the amplifier. The maximum current would occur when the DAC output is at 0V and the output of the amplifier is at its most negative potential. The following equation shows how to calculate this current. If the current load is too great for the desired DAC reference, then a unity-gain buffer can be added to the circuit. $$I_{REF-MAX} = \frac{V_{REF} - V_{OUT_{MIN}}}{R1 + R3}$$ • The output of DAC will also have to drive a resistive load, comprised of R2 and R4. The maximum required current drive capability is expressed in the following equation: $$I_{DAC-MAX} = \frac{V_{DAC-MAX}}{R2 + R4}$$ - DACs which have an output range from 0V to V<sub>REF</sub> allow the resolution to be optimized for the negative output. - 2. The output range of the system can be calculated using the following equation. This is assuming that R3 and R4 are equal and R1 and R2 are equal. $$V_{OUT} = \frac{R3}{R1} (V_{DAC} - V_{REF})$$ 3. Select resistor values to achieve a balance between output noise and power consumption. Lower resistor values will minimize the thermal noise of the resistors, but increase the power dissipation. The minimum resistance values are limited by the output drive capabilities of the DAC and reference output. The accuracy of the output transfer function is heavily dependent on the accuracy of the resistor ratios. High-accuracy resistors are recommended. #### **DC Transfer Characteristics** The following simulation shows the output transfer function of the circuit: ## **Small-Step Response** The following figure displays an LSB step response of the circuit with 15-pF load on the output. #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. Download the companion simulation files for this circuit. ## **Design Featured Devices** | Device | Key Features | Link | Other Possible Devices | |----------|----------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------| | DAC60501 | 12-bit, 1-LSB, voltage-output digital-to-analog converter with precision internal reference. | http://www.ti.com/product/DAC60501 | Precision DACs from Texas Instruments | | OPA207 | Low-power, high-precision, low-noise, rail-to-rail output, operational amplifier | http://www.ti.com/product/OPA207 | Precision Amplifier Overview | #### Other Links: Learn more about using precision DACs at our Precision DAC Learning Center. Learn about TI's precision DAC portfolio and find more technical content. SLAA869-December 2018 # Unipolar voltage output DAC to bipolar voltage output circuit Garrett Satterfield #### **Design Goals** | DAC Supply<br>Voltage | Amplifier Supply<br>Voltage | DAC Voltage | Output Voltage | Error | |-----------------------|-----------------------------|-------------|----------------|------------| | 5V | ±15V | 0V-2.5V | ±10V | <0.25% FSR | #### **Design Description** The unipolar to bipolar output voltage circuit converts the voltage from a unipolar DAC into a bipolar voltage span. The circuit consists of a DAC, op amp, voltage reference, and 3 resistors to set the scale and span of the bipolar output voltage. This circuit is commonly used in PLC Analog Output Modules, Field Transmitters, and other applications requiring a programmable bipolar voltage. #### **Design Notes** - 1. Choose a DAC with low gain error, offset error, drift, and INL. A high-voltage op amp with low offset voltage and low offset voltage drift should be used. - 2. Use precision 0.1% or better tolerance resistors with low temperature drift. - 3. To minimize solution size a DAC with integrated reference may be used. #### **Design Steps** 1. The voltage output based on DAC voltage, reference voltage, and resistors is given by: $$V_{OUT} = \left(1 + \frac{R_{FB}}{R_{G1}} + \frac{R_{FB}}{R_{G2}}\right) V_{DAC} - \frac{R_{FB}}{R_{G1}} V_{REF}$$ 2. Set the DAC voltage to zero to calculate ratio of $R_{FB}$ and $R_{G1}$ to create the desired negative full-scale output. Select standard resistor values to produce this gain. $$\frac{V_{NegativeFS}}{V_{REF}} = \frac{R_{FB}}{R_{G1}} = \frac{10\,V}{2.5\,V} = \frac{33\,k\Omega}{8.25\,k\Omega}$$ 3. Calculate $R_{\text{G2}}$ based on the full-scale range required, in this case 20V to produce $\pm 10V$ range. $$R_{G2} = \frac{R_{FB}}{\frac{V_{FSR}}{V_{DAC}} - \frac{R_{FB}}{R_{G1}} - 1} = \frac{33 \text{k}\Omega}{\frac{20 \text{V}}{2.5 \text{V}} - \frac{33 \text{k}\Omega}{8.25 \text{k}\Omega} - 1} = 11 \text{k}\Omega$$ 4. The output error can be approximated based on DAC TUE, amplifier offset voltage, resistor tolerance, and reference initial accuracy using root sum square (RSS) analysis. $$Output \; TUE \, (\%FSR) = \sqrt{TUE^2_{DAC} + \left(\frac{V_{OS,Amplifier}}{FSR} \times 100\right)^2 + Tol^2_{R_{G1}} + Tol^2_{R_{G2}} + Tol^2_{R_{FB}} + Accuracy^2_{Ref}} \\ = \sqrt{0.1^2 + \left(\frac{6\,\mu\text{V}}{2.5\,\text{V}} \times 100\right)^2 + 3 \times 0.1^2 + 0.1^2} \\ = 0.224\% \; FSR + \frac{1}{2} \left(\frac{10\,\mu\text{V}}{10\,\mu\text{C}} \frac{1}{2}$$ ## **DC Transfer Characteristic** ## **Small Signal Step Response** #### **Devices** | Device | Key Features | Link | Other Possible Devices | |------------|------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------| | DACs | | | | | DAC8560 | 16-bit resolution, single channel, internal reference, low power, 4 LSB INL, SPI, 2V to 5.5V supply | http://www.ti.com/product/DAC8560 | http://www.ti.com/pdacs | | DAC80501 | 16-bit resolution, 1LSB INL, Single-Channel, Voltage Output DAC with 5ppm Internal Reference | http://www.ti.com/product/DAC80501 | http://www.ti.com/pdacs | | DAC8830 | 16-bit resolution, single channel, ultra-low power, unbuffered output, 1 LSB INL, SPI, 2.7V to 5.5V supply | http://www.ti.com/product/DAC8830 | http://www.ti.com/pdacs | | Amplifiers | | | | | OPA188 | Low-Noise, Low Offset Voltage, RRO, Zero-Drift, ±2V to ±18V supply | http://www.ti.com/product/OPA188 | http://www.ti.com/opamps | | OPA196 | Low-Power, Low Offset Voltage, RRIO, ±2V to ±18V supply | http://www.ti.com/product/TLV9001 | http://www.ti.com/opamps | | TLV170 | Cost Sensitive, Rail-to-Rail Output, ±1.35V to ±18V supply | http://www.ti.com/product/OPA317 | http://www.ti.com/opamps | ## **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. ## **Links to Key Files** TI Design TIDP125, *Bipolar* ±10V *Output from a Unipolar DAC for Industrial Voltage Drivers*. Source Files for *Unipolar Voltage Output DAC to Bipolar Voltage Output* – http://www.ti.com/lit/zip/slac785. ## For direct support from TI Engineers use the E2E community: e2e.ti.com #### Other Links: Precision DAC Learning Center http://www.ti.com/pdacs #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated